datasheet4u.com

900,000+ datasheet pdf search and download

Datasheet4U offers most rated semiconductors data sheet pdf




Integrated Device Technology Electronic Components Datasheet

IDT71P72804 Datasheet

(IDT71P72x04) 18Mb Pipelined QDRII SRAM Burst of 2

No Preview Available !

IDT71P72804 pdf
www.DataSheet4U.com
Advance
18Mb Pipelined
QDR™II SRAM
Burst of 2
Information
IDT71P72204
IDT71P72104
IDT71P72804
Features
Description
IDT71P72604
x 18Mb Density (2Mx8, 2Mx9, 1Mx18, 512kx36)
The IDT QDRIITM Burst of two SRAMs are high-speed synchronous
x Separate, Independent Read and Write Data Ports
memories with independent, double-data-rate (DDR), read and write
- Supports concurrent transactions
data ports. This scheme allows simultaneous read and write access for
x Dual Echo Clock Output
the maximum device throughput, with two data items passed with each
x 2-Word Burst on all SRAM accesses
read or write. Four data word transfers occur per clock cycle, providing
x DDR (Double Data Rate) Multiplexed Address Bus
quad-data-rate (QDR) performance. Comparing this with standard SRAM
- One Read and One Write request per clock cycle common I/O (CIO), single data rate (SDR) devices, a four to one in-
x DDR (Double Data Rate) Data Buses
crease in data access is achieved at equivalent clock speeds. Consider-
- Two word burst data per clock on each port
ing that QDRII allows clock speeds in excess of standard SRAM de-
- Four word transfers per clock cycle (2 word
vices, the throughput can be increased well beyond four to one in most
bursts on 2 ports)
applications.
x Depth expansion through Control Logic
Using independent ports for read and write data access, simplifies
x HSTL (1.5V) inputs that can be scaled to receive signals system design by eliminating the need for bi-directional buses. All buses
from 1.4V to 1.9V.
associated with the QDRII are unidirectional and can be optimized for
x Scalable output drivers
signal integrity at very high bus speeds. The QDRII has scalable output
- Can drive HSTL, 1.8V TTL or any voltage level impedance on its data output bus and echo clocks, allowing the user to
from 1.4V to 1.9V.
tune the bus for low noise and high performance.
- Output Impedance adjustable from 35 ohms to 70
The QDRII has a single DDR address bus with multiplexed read and
ohms write addresses. All read addresses are received on the first half of the
x 1.8V Core Voltage (VDD)
clock cycle and all write addresses are received on the second half of the
x 165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
clock cycle. The read and write enables are received on the first half of
x JTAG Interface
the clock cycle. The byte and nibble write signals are received on both
halves of the clock cycle simultaneously with the data they are controlling
on the data input bus.
The QDRII has echo clocks, which provide the user with a clock
Functional Block Diagram
(Note1)
D
DATA
REG
DATA
REG
(Note1)
(Note1)
SA (Note2)
ADD
REG
(Note2)
R
W
BWx
CTRL
(Note3) LOGIC
WRITE DRIVER
18M
MEMORY
ARRAY
(Note4)
(Note4)
(Note1) Q
Notes
K CLK
K GEN
C SELECT OUTPUT CONTROL
C
CQ
CQ
6109 drw 16
1) Represents 8 data signal lines for x8, 9 signal lines for x9, 18 signal lines for x18, and 36 signal lines for x36
2) Represents 20 address signal lines for x8 and x9, 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 1 signal line for x9, 2 signal lines for x18, and four signal lines for x36. On x8 parts, the BW is a “nibble write” and there are 2
signal lines.
4) Represents 16 data signal lines for x8, 18 signal lines for x9, 36 signal lines for x18, and 72 signal lines for x36.
MAY 2004
1
©2003 Integrated Device Technology, Inc. “QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc. “ DSC-6109/0C


Integrated Device Technology Electronic Components Datasheet

IDT71P72804 Datasheet

(IDT71P72x04) 18Mb Pipelined QDRII SRAM Burst of 2

No Preview Available !

IDT71P72804 pdf
IDT71P72204 (2M x 8-Bit), 71P72104 (2M x 9-Bit), 71P72804 (1M x 18-Bit) 71P72604 (512K x 36-Bit)
Advance Information
18 Mb QDR II SRAM Burst of 2
Commercial Temperature Range
that is precisely timed to the data output, and tuned with matching imped-
ance and signal quality. The user can use the echo clock for down-
stream clocking of the data. Echo clocks eliminate the need for the user
to produce alternate clocks with precise timing, positioning, and signal
qualities to guarantee data capture. Since the echo clocks are generated
by the same source that drives the data output, the relationship to the data
is not significantly affected by voltage, temperature and process, as would
be the case if the clock were generated by an outside source.
All interfaces of the QDRII SRAM are HSTL, allowing speeds beyond
SRAM devices that use any form of TTL interface. The interface can be
scaled to higher voltages (up to 1.9V) to interface with 1.8V systems if
necessary. The device has a VDDQ and a separate Vref, allowing the
user to designate the interface operational voltage, independent of the
device core voltage of 1.8V VDD. The output impedance control allows
the user to adjust the drive strength to adapt to a wide range of loads and
transmission lines.
The device is capable of sustaining full bandwidth on both the input
and output ports simultaneously. All data is in two word bursts, with
addressing capability to the burst level.
Clocking
The QDRII SRAM has two sets of input clocks, namely the K, K clocks
and the C, C clocks. In addition, the QDRII has an output “echo” clock,
CQ, CQ.
The K and K clocks are the primary device input clocks. The K clock
is, used to clock in the control signals (R, W and BWx or NWx), the read
address, and the first word of the data burst during a write operation.
The K clock is used to clock in the control signals (BWx or NWx), write
address and the second word of the data burst during a write operation.
The K and K clocks are also used internally by the SRAM. In the event
that the user disables the C and C clocks, the K and K clocks will also be
used to clock the data out of the output register and generate the echo
clocks.
The C and C clocks may be used to clock the data out of the output
register during read operations and to generate the echo clocks. C and
C must be presented to the SRAM within the timing tolerances. The
output data from the QDRII will be closely aligned to the C and C input,
through the use of an internal DLL. When C is presented to the QDRII
SRAM, the DLL will have already internally clocked the first data word to
arrive at the device output simultaneously with the arrival of the C clock.
The C and second data word of the burst will also correspond.
Single Clock Mode
The QDRII SRAM may be operated with a single clock pair. C and C
may be disabled by tying both signals high, forcing the outputs and echo
clocks to be controlled instead by the K and K clocks.
DLL Operation
The DLL in the output structure of the QDRII SRAM can be used to
closely align the incoming clocks C and C with the output of the data,
generating very tight tolerances between the two. The user may disable
the DLL by holding Doff low. With the DLL off, the C and C (or K and K
if C and C are not used) will directly clock the output register of the SRAM.
With the DLL off, there will be a propagation delay from the time the clock
enters the device until the data appears at the output.
Echo Clock
The echo clocks, CQ and CQ, are generated by the C and C clocks
(or K, K if C, C are disabled). The rising edge of C generates the rising
edge of CQ, and the falling edge of CQ. The rising edge of C generates
the rising edge of CQ and the falling edge of CQ. This scheme improves
the correlation of the rising and falling edges of the echo clock and will
improve the duty cycle of the individual signals.
The echo clock is very closely aligned with the data, guaranteeing that
the echo clock will remain closely correlated with the data, within the
tolerances designated.
Read and Write Operations
QDRII devices internally store the two words of the burst as a single,
wide word and will retain their order in the burst. There is no ability to
address to the single word level or reverse the burst order; however, the
byte and nibble write signals can be used to prevent writing any indi-
vidual bytes, or combined to prevent writing one word of the burst.
Read operations are initiated by holding the read port select (R) low,
and presenting the read address to the address port during the rising
edge of K which will latch the address. The data will then be read and will
appear at the device output at the designated time in correspondence
with the C and C clocks.
Write operations are initiated by holding the write port select (W) low
and designating with the Byte Write inputs (BWx) which bytes are to be
written (or NWx on x8 devices). The first word of the data must also be
present on the data input bus D[X:0]. Upon the rising edge of K the first
word of the burst will be latched into the input register. After K has risen,
and the designated hold times observed, the second half of the clock
cycle is initiated by presenting the write address to the address bus
SA[X:0], the BWx (or NWx) inputs for the second data word of the burst,
and the second data item of the burst to the data bus D[X:0]. Upon the
rising edge of K, the second word of the burst will be latched, along with
the designated address. Both the first and second words of the burst will
then be written into memory as designated by the address and byte write
enables.
Output Enables
The QDRII SRAM automatically enables and disables the Q[X:0]
outputs. When a valid read is in progress, and data is present at the
output, the output will be enabled. If no valid data is present at the output
(read not active), the output will be disabled (high impedance). The
echo clocks will remain valid at all times and cannot be disabled or turned
off. During power-up the Q outputs will come up in a high impedance
state.
Programmable Impedance
An external resistor, RQ, must be connected between the ZQ pin on
the SRAM and Vss to allow the SRAM to adjust its output drive imped-
ance. The value of RQ must be 5X the value of the intended drive
impedance of the SRAM. The allowable range of RQ to guarantee
impedance matching with a tolerance of +/- 10% is between 175 ohms
and 350 ohms, with VDDQ = 1.5V. The output impedance is adjusted
every 1024 clock cycles to correct for drifts in supply voltage and tem-
perature. If the user wishes to drive the output impedance of the SRAM
to it’s lowest value, the ZQ pin may be tied to VDDQ.
6.242


Part Number IDT71P72804
Description (IDT71P72x04) 18Mb Pipelined QDRII SRAM Burst of 2
Maker IDT
Total Page 22 Pages
PDF Download
IDT71P72804 pdf
IDT71P72804 Datasheet PDF
[partsNo] view html
View PDF for Mobile








Similar Datasheet

1 IDT71P72804 (IDT71P72x04) 18Mb Pipelined QDRII SRAM Burst of 2 IDT
IDT
IDT71P72804 pdf





Part Number Start With

0    1    2    3    4    5    6    7    8    9    A    B    C    D    E    F    G    H    I    J    K    L    M    N    O    P    Q    R    S    T    U    V    W    X    Y    Z

Site map

Webmaste! click here

Contact us

Buy Components

Privacy Policy