Datasheet4U Logo Datasheet4U.com
ISSI (now Infineon) logo

IS43LR16320C Datasheet

Manufacturer: ISSI (now Infineon)
IS43LR16320C datasheet preview

IS43LR16320C Details

Part number IS43LR16320C
Datasheet IS43LR16320C-ISSI.pdf
File Size 838.80 KB
Manufacturer ISSI (now Infineon)
Description 8M x 16Bits x 4Banks Mobile DDR SDRAM
IS43LR16320C page 2 IS43LR16320C page 3

IS43LR16320C Overview

This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted on a 16-bit bus. The double data rate architecture is essentially a 2N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins.

IS43LR16320C Key Features

  • JEDEC standard 1.8V power supply
  • VDD = 1.8V, VDDQ = 1.8V
  • Four internal banks for concurrent operation
  • MRS cycle with address key programs
  • CAS latency 2, 3 (clock)
  • Burst length (2, 4, 8, 16)
  • Burst type (sequential & interleave)
  • Fully differential clock inputs (CK, /CK)
  • All inputs except data & DM are sampled at the rising edge of the system clock
  • Data I/O transaction on both edges of data strobe

IS43LR16320C Distributor

ISSI (now Infineon) Datasheets

View all ISSI (now Infineon) datasheets

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts