logo

IS61NVP409618B Datasheet, Integrated Silicon Solution

IS61NVP409618B Datasheet, Integrated Silicon Solution

IS61NVP409618B

datasheet Download (Size : 1.36MB)

IS61NVP409618B Datasheet

IS61NVP409618B sram equivalent, pipeline (no wait) state bus sram.

IS61NVP409618B

datasheet Download (Size : 1.36MB)

IS61NVP409618B Datasheet

Features and benefits


* 100 percent bus utilization
* No wait cycles between Read and Write
* Internal self-timed write cycle
* Individual Byte Write Control
* Single R/W .

Application

They are organized as 2,096,952 words by 36 bits and 4,193,904 words by 18 bits, fabricated with ISSI's advanced CMOS t.

Description

The 72 Meg product family features high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, 'no wait' state, device for networking and communications applications. They are organized as 2,096,952 words by 36 bi.

Image gallery

IS61NVP409618B Page 1 IS61NVP409618B Page 2 IS61NVP409618B Page 3

TAGS

IS61NVP409618B
PIPELINE
WAIT
STATE
BUS
SRAM
Integrated Silicon Solution

Manufacturer


Integrated Silicon Solution

Related datasheet

IS61NVP10018

IS61NVP102418

IS61NVP102418B

IS61NVP102436A

IS61NVP12818A

IS61NVP12836A

IS61NVP204818A

IS61NVP204836B

IS61NVP25618A

IS61NVP25636A

IS61NVP25636B

IS61NVP25672

IS61NVP51218A

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts