Download MC10E175 Datasheet PDF
Motorola Semiconductor
MC10E175
features a tenth latched output, ODDPAR, which is formed as the odd parity of the nine data inputs (ODDPAR is HIGH if an odd number of the inputs are HIGH). The E175 can also be used to generate byte parity by using D8 as the parity-type select (L = even parity, H = odd parity), and using ODDPAR as the byte parity output. The LEN pin latches the data when asserted with a logical high and makes the latch transparent when placed at a logic low level. - 9-Bit Latch - Parity Detection/Generation - 800ps Max. D to Output - Reset - Extended 100E VEE Range of - 4.2V to - 5.46V - Internal 75kΩ Input Pulldown Resistors Pinout: 28-Lead PLCC (Top View) D6 D7 D8 VCCO Q8 Q7 VCCO 25 24 23 22 21 20 19 D5 26 18 Q6 D4 27 17 Q5 D3 28 16 VCC VEE 1 15 Q4 LEN 2 14 Q3 MR 3 13 VCCO D2 4 12 Q2 567 8 D1 D0 VCCO 9 10 11 Q0 VCCO Q1 ODDPAR - All VCC and VCCO pins are...