• Part: HYB25D512400BF
  • Manufacturer: Qimonda
  • Size: 768.99 KB
Download HYB25D512400BF Datasheet PDF
HYB25D512400BF page 2
Page 2
HYB25D512400BF page 3
Page 3

HYB25D512400BF Description

The 512-Mbit Double-Data-Rate SDRAM is a high-speed CMOS, dynamic random-access memory containing 536,870,912 bits. It is internally configured as a quad-bank DRAM. The 512-Mbit Double-Data-Rate SDRAM uses a doubledata-rate architecture to achieve high-speed operation.

HYB25D512400BF Key Features

  • Double data rate architecture: two data transfers per clock cycle
  • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the receiver
  • DQS is edge-aligned with data for reads and is center-aligned with data for writes
  • Differential clock inputs (CK and CK)
  • Four internal banks for concurrent operation
  • Data mask (DM) for write data
  • DLL aligns DQ and DQS transitions with CK transitions
  • mands entered on each positive CK edge; data and data mask referenced to both edges of DQS
  • Burst Lengths: 2, 4, or 8
  • CAS Latency: (1.5), 2, 2.5, 3