• Part: SPC58EC80E5
  • Description: 32-bit Power Architecture automotive MCU
  • Manufacturer: STMicroelectronics
  • Size: 2.70 MB
Download SPC58EC80E5 Datasheet PDF
SPC58EC80E5 page 2
Page 2
SPC58EC80E5 page 3
Page 3

SPC58EC80E5 Datasheet Text

SPC584Cx, SPC58ECx SPC58 C Line - 32 bit Power Architecture automotive MCU Dual z4 cores 180 MHz, 4 MBytes Flash, HSM, ASIL-B Datasheet - production data eTQFP64 (10 x 10 x 1.0 mm) eTQFP100 (14 x 14 x 1.0 mm) eTQFP144 (20 x 20 x 1.0 mm) eLQFP176 (24 x 24 x 1.4 mm) FPBGA292 (17 x 17 x 1.8 mm) Features - AEC-Q100 qualified - High performance e200z420n3 dual core - 32-bit Power Architecture technology CPU - Core frequency as high as 180 MHz - Variable Length Encoding (VLE) - 4224 KB (4096 KB code flash + 128 KB data flash) on-chip flash memory: supports read during program and erase operations, and multiple blocks allowing EEPROM emulation - 176 KB HSM dedicated flash memory (144 KB code + 32 KB data) - 384 KB on-chip general-purpose SRAM (in addition to 128 KB core local data RAM: 64 KB included in each CPU) - Multi-channel direct memory access controller (eDMA) with 64 channels - 1 interrupt controller (INTC) - prehensive new generation ASIL-B safety concept - ASIL-B of ISO 26262 - FCCU for collection and reaction to failure notifications - Memory Error Management Unit (MEMU) for collection and reporting of error events in memories - Cyclic redundancy check (CRC) unit - Crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters with end-to-end ECC - Body cross triggering unit (BCTU) - Triggers ADC conversions from any eMIOS channel - Triggers ADC conversions from up to 2 dedicated PIT_RTIs - Enhanced modular IO subsystem (eMIOS): up to 64 timed I/O channels with 16-bit counter resolution - Enhanced analog-to-digital converter system with: - 3 independent fast 12-bit SAR analog converters - 1 supervisor 12-bit SAR analog converter...