ADS54J69
ADS54J69 is Analog-to-Digital Converters manufactured by Texas Instruments.
Features
- 1 16-Bit Resolution, Dual-Channel, 500-MSPS ADC
- Idle Channel Noise Floor:
- 159 d BFS/Hz
- Spectral Performance (f IN = 170 MHz at
- 1 d BFS):
- SNR: 73 d BFS
- NSD:
- 157 d BFS/Hz
- SFDR: 93 d Bc
- SFDR: 94 d Bc (Except HD2, HD3, and
Interleaving Tone)
- Spectral Performance (f IN = 310 MHz at
- 1 d BFS):
- SNR: 71.7 d BFS
- NSD:
- 155.7 d BFS/Hz
- SFDR: 81 d Bc
- SFDR: 94 d Bc (Except HD2, HD3, and
Interleaving Tone)
- Channel Isolation: 100 d Bc at f IN = 170 MHz
- Input Full-Scale: 1.9 VPP
- Input Bandwidth (3 d B): 1.2 GHz
- On-Chip Dither
- Integrated Decimate-by-2 Filter
- JESD204B Interface with Subclass 1 Support:
- 1 Lane per ADC at 10.0 Gbps
- 2 Lanes per ADC at 5.0 Gbps
- Support for Multi-Chip Synchronization
- Power Dissipation: 1.35 W/ch at 500 MSPS
- 72-Pin VQFNP Package (10 mm × 10 mm)
3 Description
The ADS54J69 is a low-power, wide-bandwidth, 16bit, 500-MSPS, dual-channel, analog-to-digital converter (ADC). Designed for high signal-to-noise ratio (SNR), the device delivers a noise floor of
- 159 d BFS/Hz for applications aiming for highest dynamic range over a wide instantaneous bandwidth. The device supports the JESD204B serial interface with data rates up to 10.0 Gbps, supporting one or two lanes per ADC. The buffered analog input provides uniform input impedance across a wide frequency range and minimizes sample-and-hold glitch energy. Each ADC channel is directly connected to a wideband digital down-converter (DDC) block. The ADS54J69 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption.
The JESD204B interface reduces the number of interface lines, allowing high system integration density. An internal phase-locked loop (PLL) multiplies the ADC sampling clock to derive the bit clock that is used to serialize the 16-bit data from each channel.
PART NUMBER ADS54J69
Device Information
PACKAGE
BODY SIZE (NOM)
VQFNP...