74AHC30PW Overview
74AHCT30 is a high-speed Si-gate CMOS device and is pin patible with Lowpower Schottky TTL (LSTTL). It is specified in pliance with JEDEC standard No. 74AHCT30 provides an 8-input NAND function.
74AHC30PW Key Features
- Balanced propagation delays
- All inputs have Schmitt-trigger actions
- Inputs accept voltages higher than VCC
- Input levels
- For 74AHC30: CMOS level
- For 74AHCT30: TTL level
- ESD protection
- HBM JESD22-A114E exceeds 2000 V
- MM JESD22-A115-A exceeds 200 V
- CDM JESD22-C101C exceeds 1000 V
