Datasheet4U Logo Datasheet4U.com

M2V64S40BTP-7L Datasheet - Mitsubishi

M2V64S40BTP-7L 64M bit Synchronous DRAM

The M2V64S20BTP is organized as 4-bank x 4194304-word x 4-bit, M2V64S30BTP is organized as 4-bank x 2097152-word x 8-bit, and M2V64S40BTP is organized as 4-bank x 1048576-word x 16-bit Synchronous DRAM with LVTTL interface. All inputs and outputs are referenced to the rising edge of CLK. The M2V64S2.

M2V64S40BTP-7L Features

* - Single 3.3v ± 0.3v power supply - Clock frequency 125MHz /100MHz - Fully synchronous operation referenced to clock rising edge - 4 bank operation controlled by BA0, BA1 (Bank Address) - /CAS latency- 2/3 (programmable) - Burst length- 1/2/4/8/Full Page (programmable) - Burst type- sequential / int

M2V64S40BTP-7L Datasheet (741.74 KB)

Preview of M2V64S40BTP-7L PDF

Datasheet Details

Part number:

M2V64S40BTP-7L

Manufacturer:

Mitsubishi

File Size:

741.74 KB

Description:

64m bit synchronous dram.

📁 Related Datasheet

M2V64S40BTP-7 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40BTP-10 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40BTP-10L 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40BTP-6 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40BTP-8 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40BTP-8A 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40BTP-8L 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40BTP 64M bit Synchronous DRAM (Mitsubishi)

M2V64S40DTP 64M Synchronous DRAM (Mitsubishi)

M2V64S40TP 64M bit Synchronous DRAM (Mitsubishi)

TAGS

M2V64S40BTP-7L 64M bit Synchronous DRAM Mitsubishi

Image Gallery

M2V64S40BTP-7L Datasheet Preview Page 2 M2V64S40BTP-7L Datasheet Preview Page 3

M2V64S40BTP-7L Distributor