Datasheet4U Logo Datasheet4U.com

CY14B101NA - 1-Mbit nvSRAM

This page provides the datasheet information for the CY14B101NA, a member of the CY14B101LA 1-Mbit nvSRAM family.

Description

The Cypress CY14B101LA

Features

  • 20 ns, 25 ns, and 45 ns access times.
  • Internally organized as 128 K × 8 (CY14B101LA) or 64 K × 16 (CY14B101NA).
  • Hands off automatic STORE on power-down with only a small capacitor.
  • STORE to QuantumTrap nonvolatile elements initiated by software, device pin, or AutoStore on power-down.
  • RECALL to SRAM initiated by software or power-up.
  • Infinite read, write, and RECALL cycles.
  • 1 million STORE cycles to QuantumTrap.
  • 20 year data retention.
  • Single 3 V +20.

📥 Download Datasheet

Datasheet preview – CY14B101NA

Datasheet Details

Part number CY14B101NA
Manufacturer Cypress Semiconductor
File Size 646.18 KB
Description 1-Mbit nvSRAM
Datasheet download datasheet CY14B101NA Datasheet
Additional preview pages of the CY14B101NA datasheet.
Other Datasheets by Cypress Semiconductor

Full PDF Text Transcription

Click to expand full text
CY14B101LA CY14B101NA 1-Mbit (128 K × 8/64 K × 16) nvSRAM 1-Mbit (128 K × 8/64 K × 16) nvSRAM Features ■ 20 ns, 25 ns, and 45 ns access times ■ Internally organized as 128 K × 8 (CY14B101LA) or 64 K × 16 (CY14B101NA) ■ Hands off automatic STORE on power-down with only a small capacitor ■ STORE to QuantumTrap nonvolatile elements initiated by software, device pin, or AutoStore on power-down ■ RECALL to SRAM initiated by software or power-up ■ Infinite read, write, and RECALL cycles ■ 1 million STORE cycles to QuantumTrap ■ 20 year data retention ■ Single 3 V +20% to –10% operation ■ Industrial temperature Logic Block Diagram [1, 2, 3] ■ Packages ❐ 32-pin small-outline integrated circuit (SOIC) ❐ 44-/54-pin thin small outline package (TSOP) Type II ❐ 48-pin shrink small-outline package (SS
Published: |