• Part: CY7C9915
  • Description: 3.3V Programmable Skew Clock Buffer
  • Manufacturer: Cypress
  • Size: 343.26 KB
Download CY7C9915 Datasheet PDF
Cypress
CY7C9915
CY7C9915 is 3.3V Programmable Skew Clock Buffer manufactured by Cypress.
PRELIMINARY 3.3V Programmable Skew Clock Buffer Features - All output pair skew <100 ps (typical) - Input Frequency Range: 3.75 MHz to 150 MHz - Output Frequency Range: 3.75 MHz to 150 MHz - User-selectable output functions - Selectable skew to 18 ns - Inverted and non-inverted - Operation at 1⁄2 and 1⁄4 input frequency - Operation at 2x and 4x input frequency (input as low as 3.75 MHz) Functional Description The CY7C9915 Robo Clock is a 150-MHz Low-voltage Programmable Skew Clock Buffer that offers user-selectable control over system clock functions. This multiple-output clock driver provides the system integrator with functions necessary to optimize the timing of high-performance puter systems. Eight individual drivers, arranged as four pairs of user-controllable outputs, can each drive terminated transmission lines with impedances as low as 50Ω while delivering minimal and specified output skews and full-swing logic levels (LVTTL). Each output can be hardwired to one of nine delay or function configurations. Delay increments of 0.42 to 1.6 ns are determined by the operating frequency with outputs able to skew up to ±6 time units from their nominal “zero” skew position. The pletely integrated PLL allows external load and transmission line delay effects to be canceled. When this “zero delay” capability of the LVPSCB is bined with the selectable output skew functions, the user can create output-to-output delays of up to ±12 time units. Divide-by-two and divide-by-four output functions are provided for additional flexibility in designing plex clock systems. When bined with the internal PLL, these divide functions allow distribution of a low-frequency clock that can be multiplied by two or four at the clock destination. This facility minimizes clock distribution difficulty while allowing maximum system clock speed and flexibility. .. - Zero input-to-output delay - 3.3V power supply - ± 3.0% Output Duty Cycle Distortion -...