• Part: M13S128168A-6TG2S
  • Description: 2M x 16 Bit x 4 Banks Double Data Rate SDRAM
  • Manufacturer: Elite Semiconductor Microelectronics Technology
  • Size: 1.76 MB
Download M13S128168A-6TG2S Datasheet PDF
M13S128168A-6TG2S page 2
Page 2
M13S128168A-6TG2S page 3
Page 3

Datasheet Summary

ESMT M13S128168A (2S) DDR SDRAM 2M x 16 Bit x 4 Banks Double Data Rate SDRAM Features - Double-data-rate architecture, two data transfers per clock cycle - Bi-directional data strobe (DQS) - Differential clock inputs (CLK and CLK ) - DLL aligns DQ and DQS transition with CLK transition - Four bank operation - CAS Latency : 2, 2.5, 3 - Burst Type : Sequential and Interleave - Burst Length : 2, 4, 8 - All inputs except data & DM are sampled at the rising edge of the system clock (CLK) - Data I/O transitions on both edges of data strobe (DQS) - DQS is edge-aligned with data for READs; center-aligned with data for WRITEs - Data mask (DM) for write masking only - VDD = 2.5V ± 0.2V, VDDQ =...