Part M15T2G16128A-DEBIG2LS
Description 16M x 16 Bit x 8 Banks DDR3 SDRAM
Manufacturer Elite Semiconductor Microelectronics Technology
Size 3.85 MB
Elite Semiconductor Microelectronics Technology
M15T2G16128A-DEBIG2LS

Overview

The 2Gb Double-Data-Rate-3(L) (DDR3(L)) DRAM is double data rate architecture to achieve high-speed operation.

  • Interface and Power Supply ˗ SSTL_15: VDD/VDDQ = 1.5V(±0.075V) ˗ SSTL_135: VDD/VDDQ = 1.35V(-0.067V/+0.1V)
  • JEDEC DDR3(L) Compliant ˗ 8n Prefetch Architecture ˗ Differential Clock (CK/ CK ) and Data Strobe (DQS/ DQS ) ˗ Double-data rate on DQs, DQS and DM
  • Data Integrity ˗ Auto Self Refresh (ASR) by DRAM built-in TS ˗ Auto Refresh and Self Refresh Modes
  • Power Saving Mode ˗ Power Down Mode
  • Signal Integrity ˗ Configurable DS for system compatibility ˗ Configurable On-Die Termination ˗ ZQ Calibration for DS/ODT impedance accuracy