• Part: 61S6432
  • Description: 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM
  • Manufacturer: ISSI
  • Size: 140.43 KB
Download 61S6432 Datasheet PDF
ISSI
61S6432
61S6432 is 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM manufactured by ISSI.
IS61S6432 64K x 32 SYNCHRONOUS PIPELINE STATIC RAM Features - Internal self-timed write cycle - Individual Byte Write Control and Global Write - Clock controlled, registered address, data and control - Pentium™ or linear burst sequence control using MODE input - Three chip enables for simple depth expansion and address pipelining - mon data inputs and data outputs - Power-down control by ZZ input - JEDEC 100-Pin TQFP and PQFP package - Single +3.3V power supply - Two Clock enables and one Clock disable to eliminate multiple bank bus contention - Control pins mode upon power-up: - MODE in interleave burst mode - ZZ in normal operation mode These control pins can be connected to GNDQ or VCCQ to alter their power-up state - Industrial temperature available ISSI DESCRIPTION ® JUNE 2001 The ISSI IS61S6432 is a high-speed, low-power synchronous static RAM designed to provide a burstable, high-performance, secondary cache for the Pentium™, 680X0™, and Power PC™ microprocessors. It is organized as 65,536 words by 32 bits, fabricated with ISSI's advanced CMOS technology. The device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edgetriggered single clock input. Write cycles are internally self-timed and are initiated by the rising edge of the clock input. Write cycles can be from one to four bytes wide as controlled by the write control inputs. Separate byte enables allow individual bytes to be written. BW1 controls DQ1-DQ8, BW2 controls DQ9-DQ16, BW3 controls DQ17-DQ24, BW4 controls DQ25-DQ32, conditioned by BWE being LOW. A LOW on GW input would cause all bytes to be written. Bursts can be initiated with either ADSP (Address Status Processor) or ADSC (Address Status Cache Controller) input pins. Subsequent burst addresses can be generated internally by the IS61S6432 and controlled by the ADV (burst address advance)...