Datasheet4U Logo Datasheet4U.com
ISSI (now Infineon) logo

IS61DDPB21M18A2 Datasheet

Manufacturer: ISSI (now Infineon)
IS61DDPB21M18A2 datasheet preview

IS61DDPB21M18A2 Details

Part number IS61DDPB21M18A2
Datasheet IS61DDPB21M18A2 IS61DDPB21M18A Datasheet (PDF)
File Size 509.49 KB
Manufacturer ISSI (now Infineon)
Description 18Mb DDR-IIP(Burst 2) CIO SYNCHRONOUS SRAM
IS61DDPB21M18A2 page 2 IS61DDPB21M18A2 page 3

IS61DDPB21M18A2 Overview

 512Kx36 and 1Mx18 configuration available.  On-chip Delay-Locked Loop (DLL) for wide data valid window.  mon I/O read and write ports.

IS61DDPB21M18A2 Key Features

  • 512Kx36 and 1Mx18 configuration available
  • On-chip Delay-Locked Loop (DLL) for wide data valid window
  • mon I/O read and write ports
  • Synchronous pipeline read with self-timed late write operation
  • Double Data Rate (DDR) interface for read and write input ports
  • 2.5 cycle read latency
  • Fixed 2-bit burst for read and write operations
  • Clock stop support
  • Two input clocks (K and K#) for address and control registering at rising edges only
  • Two echo clocks (CQ and CQ#) that are delivered simultaneously with data

IS61DDPB21M18A2 Distributor

ISSI (now Infineon) Datasheets

More from ISSI (now Infineon)

Datasheet4U Logo
Since 2006. D4U Semicon. About Datasheet4U Contact Us Privacy Policy Purchase of parts