Datasheet4U Logo Datasheet4U.com

IS61DDPB22M18B - 36Mb DDR-IIP(Burst 2) CIO SYNCHRONOUS SRAM

Product Overview

📥 Download Datasheet

Datasheet preview – IS61DDPB22M18B

Datasheet Details

Part number IS61DDPB22M18B
Manufacturer Integrated Silicon Solution
File Size 696.45 KB
Description 36Mb DDR-IIP(Burst 2) CIO SYNCHRONOUS SRAM
Datasheet download datasheet IS61DDPB22M18B Datasheet
Additional preview pages of the IS61DDPB22M18B datasheet.

Product details

Description

1Mx36 and 2Mx18 configuration available. On-chip Delay-Locked Loop (DLL) for wide data valid window. Common I/O read and write ports. Synchronous pipeline read with self-timed late write operation. Double Data Rate (DDR) interface for read and write input ports. 2.5 cycle read latency. Fixed 2-bit burst for read and write operations. Clock stop support. Two input clocks (K and K#) for address and control registering at rising edges only.

Other Datasheets by Integrated Silicon Solution
Published: |