Datasheet4U Logo Datasheet4U.com

V53C516400A - 4M x 4 FAST PAGE MODE CMOS DYNAMIC RAM

Description

The V53C516400A is a 4,194,304 x 4 bit highperformance CMOS dynamic random access memory.

The V53C516400A offers Page mode operation.

The V53C516400A has asymmetric address, 12-bit row and 10-bit column.

Features

  • s 4M x 4-bit organization s Fast Page Mode for a sustained data rate of 50 MHz s RAS access time: 50, 60 ns s Low power dissipation s Read-Modify-Write, RAS-Only Refresh, CAS-Before-RAS Refresh and Hidden Refresh s Refresh Interval: 4096 cycles/64 ms s Available in 24/26-pin 300 mil SOJ, and 24/26-pin 300 mil TSOP-II s Single +5V ±10% Power Supply s TTL Interface.

📥 Download Datasheet

Datasheet Details

Part number V53C516400A
Manufacturer Mosel Vitelic Corp
File Size 172.85 KB
Description 4M x 4 FAST PAGE MODE CMOS DYNAMIC RAM
Datasheet download datasheet V53C516400A Datasheet

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
MOSEL VITELIC V53C516400A 4M x 4 FAST PAGE MODE CMOS DYNAMIC RAM PRELIMINARY V53C516400A Max. RAS Access Time, (tRAC) Max. Column Address Access Time, (tCAA) Min. Page Mode Cycle Time, (tPC) Min. Read/Write Cycle Time, (tRC) 50 50 ns 25 ns 35 ns 84 ns 60 60 ns 30 ns 40 ns 104 ns Features s 4M x 4-bit organization s Fast Page Mode for a sustained data rate of 50 MHz s RAS access time: 50, 60 ns s Low power dissipation s Read-Modify-Write, RAS-Only Refresh, CAS-Before-RAS Refresh and Hidden Refresh s Refresh Interval: 4096 cycles/64 ms s Available in 24/26-pin 300 mil SOJ, and 24/26-pin 300 mil TSOP-II s Single +5V ±10% Power Supply s TTL Interface Description The V53C516400A is a 4,194,304 x 4 bit highperformance CMOS dynamic random access memory.
Published: |