• Part: 74AUP1G386
  • Description: Low-power 3-input EXCLUSIVE-OR gate
  • Manufacturer: NXP Semiconductors
  • Size: 115.30 KB
Download 74AUP1G386 Datasheet PDF
NXP Semiconductors
74AUP1G386
description The 74AUP1G386 is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS patible TTL families. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V. This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. The 74AUP1G386 provides a single 3-input EXCLUSIVE-OR gate. 2. Features s Wide supply voltage range from 0.8 V to 3.6 V s High noise immunity s plies with JEDEC standards: x JESD8-12 (0.8 V to 1.3 V) x JESD8-11 (0.9 V to 1.65 V) x JESD8-7 (1.2 V to 1.95 V) x JESD8-5 (1.8 V to 2.7 V) x JESD8-B (2.7 V to 3.6 V) s ESD protection: x HBM JESD22-A114E Class 3A exceeds 5000 V x MM...