DF2B5M4ASL
Features
(1) Suitable for use with a 3.3 V signal line. (VRWM ≤ 3.6 V) (2) Protects devices with its high ESD performance.
(VESD = ±16 k V (Contact / Air) @IEC61000-4-2) (3) Low dynamic resistance protects semiconductor devices from static electricity and noise.
(RDYN = 0.7 Ω (typ.)) (4) Snapback characteristics realizing low clamping voltage protects semiconductor devices.
(VC = 10 V@IPP = 2 A (typ.)) (5) pact package is suitable for use in high density board layouts such as in mobile devices.
(0.62 mm × 0.32 mm size (Nickname: SL2))
4. Packaging
SL2
©2019 Toshiba Electronic Devices & Storage Corporation
Start of mercial production
2019-07
2019-08-05 Rev.1.0
5. Example of Circuit Diagram
6. Quick Reference Data
Characteristics
Symbol Note
Test Condition
Min Typ. Max Unit
Working peak reverse voltage
Total capacitance
Dynamic resistance
Electrostatic discharge voltage (IEC61000-4-2) (Contact)
VRWM Ct
RDYN VESD
(Note 1)
VR = 0 V, f = 1 MHz
(Note...