Datasheet4U Logo Datasheet4U.com

TC4027BP - DUAL J-K MASTER-SLAVE FLIP-FLOP

This page provides the datasheet information for the TC4027BP, a member of the TC4027 DUAL J-K MASTER-SLAVE FLIP-FLOP family.

📥 Download Datasheet

Datasheet preview – TC4027BP
Other Datasheets by Toshiba

Full PDF Text Transcription

Click to expand full text
TC4027BP/BF TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC4027BP, TC4027BF TC4027B Dual J-K Master-Slave Flip Flop TC4027B is J-K master-slave flip-flop having RESET and SET functions. In the case of J-K made, when the clock input is given with both RESET and SET at “L”, the output changes at rising edge of the clock according to the states of J and K. When SET input is placed at “H”, and RESET input is placed at “L”, outputs become Q = “H”, and Q = “L”. When RESET input is placed at “H”, and SET input is placed at “L”, outputs become Q = “L”, and Q = “H”. When both of RESET input and SET input are at “H”, outputs become Q = “H” and Q = “H”. Pin Assignment TC4027BP TC4027BF Block Diagram Weight DIP16-P-300-2.54A SOP16-P-300-1.27A : 1.00 g (typ.) : 0.18 g (typ.
Published: |