Datasheet4U Logo Datasheet4U.com

TC551001AFI-10 - SILICON GATE CMOS STATIC RAM

Download the TC551001AFI-10 datasheet PDF. This datasheet also covers the TC551001API-85 variant, as both devices belong to the same silicon gate cmos static ram family and are provided as variant models within a single manufacturer datasheet.

General Description

The TC551 001 API is a 1,048,576 bit CMOS static random access memory organized as 131,072 words by 8 bits and operated from a single 5V power supply.

Key Features

  • with an operating current of 5mNMHz (typ. ) and a minimum cycle time of 85ns. When CE1 is a logical high, or CE2 is low, the device is placed in a low power standby mode in which the standby current is 2~ typically. The TC551 001 API has three control inputs. Chip enable inputs (CE1, CE2) allow for device selection and data retention control, while an output enable input (OE) provides fast memory access. The TC551 001 API is suitable for use in microprocessor systems where high speed, low power,.

📥 Download Datasheet

Note: The manufacturer provides a single datasheet file (TC551001API-85-Toshiba.pdf) that lists specifications for multiple related part numbers.

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
TOSHIBA SILICON GATE CMOS TC55100lAPI/AFI/AFTI/ATRI-85/10 131,072 WORD x 8 BIT STATIC RAM Description The TC551 001 API is a 1,048,576 bit CMOS static random access memory organized as 131,072 words by 8 bits and operated from a single 5V power supply. Advanced circuit techniques provide both high speed and low power features with an operating current of 5mNMHz (typ.) and a minimum cycle time of 85ns. When CE1 is a logical high, or CE2 is low, the device is placed in a low power standby mode in which the standby current is 2~ typically. The TC551 001 API has three control inputs. Chip enable inputs (CE1, CE2) allow for device selection and data retention control, while an output enable input (OE) provides fast memory access.