Download SI7491DP Datasheet PDF
SI7491DP page 2
Page 2
SI7491DP page 3
Page 3

SI7491DP Description

The attached spice model describes the typical of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0 to 10V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.