Datasheet4U Logo Datasheet4U.com

SN74AUP1T87 - EXCLUSIVE-NOR GATE

Datasheet Summary

Description

The SN74AUP1T87 performs the Boolean function Y = A Å B with designation for logic-level translation applications with output referenced to supply VCC.

AUP technology is the industry's lowest-power logic technology designed for use in extending battery-life in operating.

Features

  • 1.
  • Single-Supply Voltage Translator.
  • Output Level Up to Supply VCC CMOS Level.
  • 1.8 V to 3.3 V (at VCC = 3.3 V).
  • 2.5 V to 3.3 V (at VCC = 3.3 V).
  • 1.8 V to 2.5 V (at VCC = 2.5 V).
  • 3.3 V to 2.5 V (at VCC = 2.5 V.
  • Schmitt-Trigger Inputs Reject Input Noise and Provide Better Output Signal Integrity.
  • Ioff Supports Partial Power Down (VCC = 0 V).
  • Very Low Static Power Consumption: 0.1 µA.
  • Very Low Dynamic Power Co.

📥 Download Datasheet

Datasheet preview – SN74AUP1T87

Datasheet Details

Part number SN74AUP1T87
Manufacturer Texas Instruments
File Size 793.19 KB
Description EXCLUSIVE-NOR GATE
Datasheet download datasheet SN74AUP1T87 Datasheet
Additional preview pages of the SN74AUP1T87 datasheet.
Other Datasheets by Texas Instruments

Full PDF Text Transcription

Click to expand full text
SN74AUP1T87 www.ti.com SCES806 – APRIL 2010 LOW POWER, 1.8/2.5/3.3-V INPUT, 3.3-V CMOS OUTPUT, 2-INPUT EXCLUSIVE-NOR GATE Check for Samples: SN74AUP1T87 FEATURES 1 • Single-Supply Voltage Translator • Output Level Up to Supply VCC CMOS Level – 1.8 V to 3.3 V (at VCC = 3.3 V) – 2.5 V to 3.3 V (at VCC = 3.3 V) – 1.8 V to 2.5 V (at VCC = 2.5 V) – 3.3 V to 2.5 V (at VCC = 2.5 V • Schmitt-Trigger Inputs Reject Input Noise and Provide Better Output Signal Integrity • Ioff Supports Partial Power Down (VCC = 0 V) • Very Low Static Power Consumption: 0.1 µA • Very Low Dynamic Power Consumption: 0.9 µA • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II • Pb-Free Packages Available: SC-70 (DCK) 2 x 2.1 x 0.65 mm (Height 1.1 mm) • More Gate Options Available at www.ti.
Published: |