

## Dual-channel isolated gate-driver ICs in LGA package

## **Description**

EiceDRIVER™ 2EDBx259K is a family of dual-channel isolated gate driver ICs designed to drive Si MOSFETs. 2EDBx259K is available in a 13-pin LGA package with 3.4 mm input-to-output creepage and provide basic isolation by means of on-chip coreless transformer (CT) technology.

2EDBx259K offers optional shoot-through protection (STP) and dead-time control (DTC) functionality; this allows the operation as dual-channel low-side, dual-channel high-side or half-bridge gate driver with a configurable dead-time. With an excellent common-mode transient immunity (CMTI), low part-to-part skew and fast signal propagation, the products are best suited for use in fast-switching power conversion systems.

#### **Features**

- 2-channel isolated gate driver for Si MOSFETs
- Fast input-to-output propagation (38 ns) with excellent stability (+9/-5 ns)
- Strong output stage: 5 A/9 A source/ sink
- Fast output clamping for V<sub>DDA/B</sub> < UVLO</li>
- Fast UVLO recovery time (< 2 μs)</li>
- Two V<sub>DDA/B</sub> UVLO options: 4 V, 8 V
- CMTI > 150 V/ns
- Available in 13-pin LGA 5×5

#### **Isolation and safety certificates**

• UL1577 with  $V_{ISO} = 2500 V_{RMS}$  (certification n. E311313)

# Product validation

Fully qualified for industrial applications

| Table 1        |                       |                       |         |  |
|----------------|-----------------------|-----------------------|---------|--|
| Part<br>number | UVLO V <sub>ISO</sub> |                       | Package |  |
| 2EDB7259K      | 4 V                   | 2.5 kV <sub>rms</sub> | LGA 5×5 |  |
| 2EDB8259K      | 8 V                   | 2.5 kV <sub>rms</sub> | LGA 5×5 |  |

#### **Potential applications**

- Server, telecom SMPS
- EV off-board chargers
- Low voltage drives and power tools
- Solar micro inverter, solar optimizer
- Industrial power supply (SMPS, residential UPS)





Figure 1 Application diagram

# Dual-channel isolated gate-driver ICs in LGA package



# Table of contents

# **Table of contents**

|       | Table of contents                                             | 2  |
|-------|---------------------------------------------------------------|----|
| 1     | Pin configuration and description                             | 3  |
| 2     | Functional description                                        | 4  |
| 2.1   | Block diagram                                                 | 4  |
| 2.2   | Power supply and Undervoltage Lockout (UVLO)                  | 4  |
| 2.2.1 | Input supply voltage                                          | 4  |
| 2.2.2 | Output supply voltage                                         | 4  |
| 2.3   | Input stage - INA, INB, DISABLE                               | 5  |
| 2.4   | Shoot-through protection and configurable dead-time - STP/DTC | 6  |
| 2.5   | Gate driver outputs                                           |    |
| 2.6   | Fast active output clamping in UVLO conditions                | 7  |
| 2.7   | CT communication and input to output data transmission        | 7  |
| 3     | Electrical characteristics                                    | 8  |
| 3.1   | Absolute maximum ratings                                      | 8  |
| 3.2   | Thermal characteristics                                       | 9  |
| 3.3   | Operating range                                               | 10 |
| 3.4   | Electrical characteristics                                    | 10 |
| 3.5   | Isolation specifications                                      | 14 |
| 4     | Timing diagrams                                               | 17 |
| 5     | Typical characteristics                                       | 20 |
| 6     | Package outline dimensions                                    | 26 |
| 6.1   | Device numbers and markings                                   | 26 |
| 6.2   | Package LGA5x5                                                | 26 |
| 7     | Revision history                                              | 29 |
|       | Disclaimer                                                    | 30 |

# Dual-channel isolated gate-driver ICs in LGA package



## 1 Pin configuration and description

# 1 Pin configuration and description



Figure 2 Pin configuration (top side view)

Table 2 Pin description

|     |         | 1111 111                                                                                                                                 |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| Pin | Symbol  | Description                                                                                                                              |
| 1   | GNDI    | Ground primary-side                                                                                                                      |
| 2   | INA     | Input signal channel A                                                                                                                   |
|     |         | Logic input with TTL compatible thresholds and internal pull-down resistor                                                               |
| 3   | INB     | Input signal channel B                                                                                                                   |
|     |         | Logic input with TTL compatible thresholds and internal pull-down resistor                                                               |
| 4,7 | VDDI    | Input-side supply voltage (operating range: 3 V to 17 V)                                                                                 |
| 5   | DISABLE | Disable input channel A and B (active high)                                                                                              |
|     |         | If DISABLE is low or left open, OUTA/OUTB are controlled by INA/INB                                                                      |
|     |         | DISABLE high causes OUTA/OUTB low                                                                                                        |
| 6   | STP/DTC | Shoot-through Protection (STP) and Dead-Time Control (DTC)                                                                               |
|     |         | If STP/DTC is high or left open, OUTA and OUTB can overlap (SPT and DTC disabled).                                                       |
|     |         | If STP/DTC is connected to GNDI with a resistance $R_{\rm DTC}$ , OUTA and OUTB cannot overlap and a "safe dead-time" can be configured: |
|     |         | $t_{\rm dt}$ [ns] = 10 x $R_{\rm DTC}$ [k $\Omega$ ]                                                                                     |
|     |         | If STP/DTC is connected to GNDI, OUTA and OUTB cannot overlap (STP only enabled)                                                         |
|     |         | Connecting capacitors to the DTC pin must be avoided.                                                                                    |
| 8   | GNDB    | Ground secondary-side channel B                                                                                                          |
| 9   | OUTB    | Output secondary-side channel B                                                                                                          |
|     |         | Low-impedance output with source and sink capability                                                                                     |
| 10  | VDDB    | Supply secondary-side channel B (operating range: UVLO to 20 V)                                                                          |
| 11  | GNDA    | Ground secondary-side channel A                                                                                                          |
| 12  | OUTA    | Output secondary-side channel A                                                                                                          |
|     |         | Low-impedance output with source and sink capability                                                                                     |
| 13  | VDDA    | Supply secondary-side channel A (operating range: UVLO to 20 V)                                                                          |
|     |         | \                                                                                                                                        |

For package drawing details see Chapter 6.



#### 2 Functional description

#### **Functional description** 2

#### 2.1 Block diagram

A simplified functional block diagram for EiceDRIVER™ 2EDBx259K is given in Figure 3.



Figure 3 **Block diagram** 

#### 2.2 Power supply and Undervoltage Lockout (UVLO)

Due to the input-to-output and channel-to-channel isolation, three power domains with independent power management are required. Undervoltage Lockout (UVLO) functions for both input and output supplies ensure a defined startup and robust functionality under all operating conditions.

#### Input supply voltage 2.2.1

The input die is powered via VDDI and supports a wide supply voltage range from 3 V to 17 V. A ceramic bypass capacitor must be placed between VDDI and GNDI in close proximity to the device; a minimum bypass capacitance of 100 nF is recommended.

Power consumption to some extent, depends on switching frequency, as the input signal is converted into a train of repetitive current pulses to drive the coreless transformer. Due to the chosen robust encoding scheme the average repetition rate of these pulses and thus the average supply current depends on the switching frequency,  $f_{sw}$ . However, for  $f_{sw}$  < 500 kHz this effect is very small.

The Undervoltage Lockout function for the input supply  $V_{\rm DDI}$  ensures that, as long as  $V_{\rm DDI}$  is below UVLO (e.g. in startup), no data is transferred to the output side and the gate driver output is held low (safety Lock-down at startup). When  $V_{\rm DDI}$  exceeds the UVLO level, the PWM input signal is transferred to the output side. If the output side is ready (not in UVLO condition), the output reacts according to the logic input.

#### 2.2.2 **Output supply voltage**

The two output dies are powered via two independent supply voltages  $V_{\rm DDA}$  and  $V_{\rm DDB}$  (up to 20 V).

Two ceramic bypass capacitors must be placed between VDDA and GNDA and between VDDB and GNDB in close proximity to the device. A minimum capacitance of 20 x C<sub>iss</sub> (MOSFET input capacitance) is recommended to ensure an acceptable ripple (5% of  $V_{\rm DDO}$ ) on the supply pin.

The minimum supply voltage is set by the Undervoltage Lockout (UVLO) function. The gate driver output can be switched only if the output supply voltage ( $V_{DDA}$ ,  $V_{DDB}$ ) exceeds the output-side UVLO. Thus, it can be guaranteed that the switch transistor is not operated if the driving voltage is too low to achieve a complete and fast transition to the "on" state. Low driving voltage, in fact, could cause the power MOSFET to enter its saturation (ohmic) region with potentially destructive power dissipation; the output UVLO ensures that the

#### Dual-channel isolated gate-driver ICs in LGA package



#### 2 Functional description

switch transistor always stays within its Safe Operating Area (SOA). Versions with 4 V and 8 V UVLO thresholds for the output supply are currently available; Table 3 shows the recommended UVLO levels for different Infineon power switch families.

Table 3 Recommended UVLO levels for typical use-cases

| Inputs                | Examples of part number     | Recommended driver   |
|-----------------------|-----------------------------|----------------------|
| Logic level OptiMOS™  | BSC010N04LS6, BSZ070N08LS5, | 2EDB7259K (4 V UVLO) |
| Normal level OptiMOS™ | BSC040N10NS5, BSZ084N08NS5, | 2EDB8259K (8 V UVLO) |
| CoolMOS™              | IPP60R099C7, IPB60R600P6,   | 2EDB8259K (8 V UVLO) |

## 2.3 Input stage - INA, INB, DISABLE

The inputs INA and INB control two independent PWM channels. The input signal is transferred non-inverted to the corresponding gate driver outputs OUTA and OUTB. All inputs are compatible with LV-TTL threshold levels and provide a hysteresis of typically 0.8 V. The hysteresis is independent of the supply voltage  $V_{\rm DDI}$ .

The PWM inputs are internally pulled down to a logic low voltage level (GNDI). In case the PWM-controller signals have an undefined state during the power-up sequence, the gate driver outputs are forced to the "off"-state (low).

If the DIS input is at high state, this unconditionally drives both channel outputs to low state regardless of the state of INA or INB.

Table 4 shows the INA, INB, DISABLE driver logic in case of sufficiently high supply voltage. Otherwise the outputs of the driver are determined by the Undervoltage Lockout (UVLO) and Output Active Clamping functionalities as shown in Table 7.

Table 4 Logic table in case of sufficient bias power - INA, INB, DIS

| INA INB      |              | DIS                                                                                         | Supplies                  | Outpu | ts   | Note                                                       |
|--------------|--------------|---------------------------------------------------------------------------------------------|---------------------------|-------|------|------------------------------------------------------------|
|              |              | $egin{array}{c} oldsymbol{V_{DDI}}, \ oldsymbol{V_{DDA}}, \ oldsymbol{V_{DDB}} \end{array}$ |                           | OUTA  | оитв |                                                            |
| L            | L            | L or left open                                                                              | > UVLO <sub>VDDx,on</sub> | L     | L    | -                                                          |
| L            | Н            | L or left open                                                                              | (active)                  | L     | Н    | -                                                          |
| Н            | Н            | L or left open                                                                              |                           | Н     | Н    | DTC/STP pin tied to VDDI or left open                      |
|              |              |                                                                                             |                           | L     | L    | DTC/STP pin tied to GNDI or tied to GNDI via $R_{\rm DTC}$ |
| Left<br>open | Left<br>open | L or left open                                                                              |                           | L     | L    | Input pins internally pulled down                          |
| X            | х            | Н                                                                                           |                           | L     | L    | Outputs disabled via DIS high                              |

#### Dual-channel isolated gate-driver ICs in LGA package



#### 2 Functional description

#### Shoot-through protection and configurable dead-time - STP/DTC 2.4

The shoot-through protection pulls down the outputs OUTA and OUTB when both input signals INA, INB are at high state. Its activation is recommended when the driver is used as half-bridge driver to prevent dangerous shoot-through due to unwanted overlap of INA and INB. A dead-time can be ensured and configured via pin STP/DTC as shown in Table 5.

Table 5 STP/DTC logic table

| Conditions on the STP/DTC pin                   | Shoot-through protection | Configurable dead-time                                                                                                           |
|-------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Tied to VDDI or left open                       | Disabled                 | Disabled                                                                                                                         |
| Connected to GNDI via resistor R <sub>DTC</sub> | Enabled                  | Enabled with $t_{\rm dt}$ [ns] = 10 x $R_{\rm DTC}$ [k $\Omega$ ]; allowed $R_{\rm DTC}$ range is 1.2k $\Omega$ to 100k $\Omega$ |
| Connected to GNDI                               | Enabled                  | Disabled                                                                                                                         |

The driver dead-time logic is triggered during the falling edge of an input and delays the rising transition of the other input. The delay is only assigned if the driver configured dead-time is longer than the inputs signals' own dead-time.

The dead-time can be configured by changing the current fed into the STP/DTC pin via an external resistance according to the formula:  $t_{\rm dt}$  [ns] = 10 x  $R_{\rm DTC}$  [k $\Omega$ ]. It is recommended to use resistors with 1% accuracy in the 1.2  $k\Omega$  to 100  $k\Omega$  range. Connecting capacitors to the DTC pin must be avoided when the dead-time control functionality is used.



Figure 4 Logic for STP/DTC pin connected to GNDI via resistance  $R_{DTC}$ 

Table 6 Logic for STP/DTC pin connected to GNDI via resistance  $R_{DTC}$ 

| Condition        | STP/DTC logic                                                                                                   |
|------------------|-----------------------------------------------------------------------------------------------------------------|
| A, B             | The driver logic assigns the configured dead-time since it is longer than the input signals' dead-time          |
| C, D             | The driver logic does not assign the configured dead-time since it is shorter than the input signals' dead-time |
| (table continues |                                                                                                                 |

#### Dual-channel isolated gate-driver ICs in LGA package



#### 2 Functional description

Table 6 (continued) Logic for STP/DTC pin connected to GNDI via resistance  $R_{\rm DTC}$ 

| Condition | STP/DTC logic                                                                                                                                                                                  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E, F      | The shoot-through protection pulls down the outputs OUTA, OUTB until one of the outputs goes low. At this point, after the configured driver dead-time, the other output is allowed to go high |

#### 2.5 **Gate driver outputs**

The rail-to-rail output stage realized with complementary MOS transistors is able to provide a typical 5 A sourcing and 9 A sinking peak current. The low on-resistance coming together with high driving current is particularly beneficial for fast switching of very large MOSFETs. With a  $R_{\rm on}$  of  $\sim 1~\Omega$  for the sourcing pMOS and  $\sim$ 0.5  $\Omega$  for the sinking nMOS transistor the driver can in most applications be considered as a nearly ideal switch. The p-channel sourcing transistor enables real rail-to-rail behavior without suffering from the voltage drop unavoidably associated with nMOS source follower stages.

In case of floating inputs or insufficient supply voltage not exceeding the UVLO thresholds, the driver outputs are actively clamped to the "low" level (GNDA, GNDB).

#### 2.6 Fast active output clamping in UVLO conditions

The Undervoltage Lockout (UVLO) ensures that the gate driver output is not operated if the supplies are below the UVLO thresholds. However, this is not sufficient to guarantee that the output of the driver is kept low. Transients or noise in the power stage may pull-up the output node of the driver and the gate voltage causing an unwanted turn-on of the switch; this is particularly critical in system using bootstrapping since, during startup, the supply of the high-side channel is delayed, while the low-side MOSFET is already switching. In resonant topologies (as LLC), the half-bridge switching node may be pulled up after the turn-off of the low-side switch. When the low-side MOSFET is turned on again, the high-side gate voltage increase induced by dV/dt event cannot be clamped by the driver  $R_{DSON,sink}$  if the bootstrap supply is not yet available.

With a fast output clamping circuit in the output stage, the driver ensures safe operation against output induced overshoots in all UVLO situations. This structure allows fast reaction and effective clamping of the output pins (OUTA, OUTB). The exact reaction time depends on the output supply ( $V_{\rm DDA}$ ,  $V_{\rm DDB}$ ) and on the output voltage levels; however, already for very low supply levels (~1 V), the active output clamp is able to react in some tens of ns.

Undervoltage Lockout together with the output active clamping ensures that the outputs are actively held low in case of insufficient supply voltages.

Table 7 Logic table in case of insufficient bias power - INA, INB, DISABLE

| Inputs DIS |     | DIS | Supplies                  | Supplies                  |                           |                |                |  |
|------------|-----|-----|---------------------------|---------------------------|---------------------------|----------------|----------------|--|
| INA        | INB |     | V <sub>DDI</sub>          | $V_{DDA}$                 | V <sub>DDB</sub>          | OUTA           | ОИТВ           |  |
| X          | х   | х   | < UVLO <sub>VDDI,on</sub> | х                         | х                         | L              | L              |  |
| Х          | х   | х   | > UVLO <sub>VDDI,on</sub> | < UVLO <sub>VDDA,on</sub> | < UVLO <sub>VDDB,on</sub> | L              | L              |  |
| X          | х   | Х   | > UVLO <sub>VDDI,on</sub> | > UVLO <sub>VDDA,on</sub> | < UVLO <sub>VDDB,on</sub> | Follows<br>INA | L              |  |
| X          | Х   | х   | > UVLO <sub>VDDI,on</sub> | < UVLO <sub>VDDA,on</sub> | > UVLO <sub>VDDB,on</sub> | L              | Follows<br>INB |  |

#### 2.7 CT communication and input to output data transmission

A coreless transformer (CT) based communication module is used for PWM signal transfer between input and output. A proven high-resolution pulse repetition scheme in the transmitter combined with a watchdog timeout at the receiver side enables recovery from communication fails and ensures safe system shut-down in failure cases.

## Dual-channel isolated gate-driver ICs in LGA package



#### 3 Electrical characteristics

#### 3 **Electrical characteristics**

The absolute maximum ratings are listed in Table 8. Stresses beyond these values may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Absolute maximum ratings** 3.1

#### Table 8 **Absolute maximum ratings**

| Parameter                                    | Symbol                     |           | Values |                          | Unit            | Note or condition                       |  |
|----------------------------------------------|----------------------------|-----------|--------|--------------------------|-----------------|-----------------------------------------|--|
|                                              |                            | Min. Typ. |        | Max.                     |                 |                                         |  |
| Input supply voltage                         | $V_{\rm DDI}$              | -0.3      | _      | 18                       | V               | -                                       |  |
| Output supply voltage at pins VDDA, VDDB     | $V_{\rm DDA}, V_{\rm DDB}$ | -0.3      | -      | 22 1)                    | V               | -                                       |  |
| Voltage at pins INA, INB,<br>DIS (DC)        | V <sub>IN</sub>            | -0.3      | -      | 18                       | V               | -                                       |  |
| Voltage at pins INA, INB,<br>DIS (transient) | V <sub>IN</sub>            | -5        | -      | -                        | V               | transient for 50 ns <sup>3)</sup>       |  |
| Voltage at pin DTC                           | $V_{DTC}$                  | 2)        | _      | V <sub>DDI</sub> + 0.3   | V               | -                                       |  |
| Voltage at pins OUTA,<br>OUTB (DC)           | V <sub>OUT</sub>           | -0.3      | -      | V <sub>DDA/B</sub> + 0.3 | V               | -                                       |  |
| Voltage at pins OUTA,<br>OUTB (transient)    | V <sub>OUT</sub>           | -2        | -      | V <sub>DDA/B</sub> + 1.5 | V               | transient for 200 ns <sup>3)</sup>      |  |
| Reverse current peak at pins OUTA, OUTB      | I <sub>SRC_rev</sub>       | -5        | -      | _                        | A <sub>pk</sub> | transient for 500 ns <sup>3)</sup>      |  |
| Reverse current peak at pins OUTA, OUTB      | I <sub>SNK_rev</sub>       | -         | -      | 5                        | A <sub>pk</sub> | transient for 500 ns <sup>3)</sup>      |  |
| Junction temperature                         | TJ                         | -40       | _      | 150                      | °C              | -                                       |  |
| Storage temperature                          | $T_{STG}$                  | -65       | _      | 150                      | °C              | -                                       |  |
| Soldering temperature                        | $T_{SOL}$                  | _         | -      | 260                      | °C              | reflow <sup>4)</sup>                    |  |
| ESD capability                               | V <sub>ESD_CDM</sub>       | -         | -      | 1                        | kV              | Charged Device Model (CDM) 5)           |  |
| ESD capability                               | V <sub>ESD_HBM</sub>       | -         | -      | 2                        | kV              | Human Body Model<br>(HBM) <sup>6)</sup> |  |

- 1) Maximum positive supply voltage already complies with derating guidelines.
- 2) 3) 4) Minimum is given by internal regulation when DTC is operating (DTC pin connected to GND via resistance).
- Not subject to production test verified by design/characterization.
- According to JEDEC-020E.
- According to ANSI/ESDA/JEDEC JS-002.
- According to ANSI/ESDA/JEDEC JS-001 (discharging 100 pF capacitor through 1.5 k $\Omega$  resistor).

#### Dual-channel isolated gate-driver ICs in LGA package



#### 3 Electrical characteristics

#### 3.2 Thermal characteristics

Thermal characteristics are obtained from simulation with 65 mW applied to the driver input-side and 200 mW applied to any output channel.

Table 9 Thermal characteristics at  $T_A = 25^{\circ}C$ 

| Parameter                                               | Symbol              | Value   |                        | Unit | Note or condition |
|---------------------------------------------------------|---------------------|---------|------------------------|------|-------------------|
|                                                         |                     | 2s2p 1) | 10-layer <sup>2)</sup> |      |                   |
| Thermal resistance junction ambient 3)                  | R <sub>thJA25</sub> | 131     | 114                    | K/W  | -                 |
| Thermal resistance junction-case (top) 4)               | R <sub>thJC25</sub> |         | 56                     |      | -                 |
| Thermal resistance junction board <sup>5)</sup>         | R <sub>thJB25</sub> | 73      | 78                     | K/W  | -                 |
| Characterization parameter junction-top <sup>6)</sup>   | $\Psi_{thJT25}$     | 10      | 9                      | K/W  | -                 |
| Characterization parameter junction-board <sup>6)</sup> | $\Psi_{thJB25}$     | 71      | 75                     | K/W  | -                 |

<sup>1)</sup> High-K board JEDEC-standard as specified in JESD51-7: four-layers board with 2-oz inner layers copper planes and with no thermal vias for cooling.

<sup>2) 10-</sup>layer board emulating typical application conditions: 3.2 mm thick board with 3-oz copper layers and 2 thermal vias connecting GNDA, GNDB to the inner layers.

 $<sup>3)</sup> Obtained by simulating the 2s2p \ JESD51-7 \ board or the 10-layer board in an environment described in \ JESD51-2a.$ 

<sup>4)</sup> Obtained by simulating a cold plate test on the package top. No specific JEDEC standard exixts, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>5)</sup> Obtained by simulating the 2s2p JESD51-7 board or the 10-layer board in an environment described in JESD51-8 with a ring cold plate fixture to control the PCB temperature.

<sup>6)</sup> Estimates the junction temperature in a real system and is extracted from the simulation data for obtaining RthJA, using a procedure described in JESD51-2a (sections 6 and 7).

## Dual-channel isolated gate-driver ICs in LGA package



#### 3 Electrical characteristics

## 3.3 Operating range

Table 10 Operating range

| Parameter                                  | Symbol Values              |      |      | Unit               | Note or condition |                                      |
|--------------------------------------------|----------------------------|------|------|--------------------|-------------------|--------------------------------------|
|                                            |                            | Min. | Тур. | Max.               |                   |                                      |
| Input supply voltage at pin VDDI           | $V_{\mathrm{DDI}}$         | 3    | -    | 17                 | V                 | Min. defined by UVLO <sub>VDDI</sub> |
| Output supply voltage at pin VDDA and VDDB | $V_{\rm DDA}, V_{\rm DDB}$ | 4.5  | -    | 20 1)              | V                 | 4 V UVLO option                      |
| Output supply voltage at pin VDDA and VDDB | $V_{\rm DDA}, V_{\rm DDB}$ | 8.5  | -    | 20 1)              | V                 | 8 V UVLO option                      |
| Input voltage at pins INA, INB, DISABLE    | V <sub>IN</sub>            | 0    | -    | 17                 | V                 | -                                    |
| Input voltage at pin DTC                   | $V_{DTC}$                  | 2)   | -    | $V_{\mathrm{DDI}}$ | V                 | -                                    |
| Junction temperature                       | TJ                         | -40  | _    | 150 <sup>3)</sup>  | °C                |                                      |
| Ambient temperature                        | $T_{A}$                    | -40  | -    | 125                | °C                | -                                    |

<sup>1)</sup> Maximum positive supply voltage already complies with derating guidelines.

## 3.4 Electrical characteristics

Unless otherwise noted, the electrical characteristics are given for  $V_{\rm DDI}$  = 3.3 V,  $V_{\rm DDA/B}$  =12 V and no load. Typical values are given at  $T_{\rm J}$  = 25°C whilst min. and max., instead, are the lower and upper limits, respectively, within the full operating range.

Table 11 Power supply

| Parameter                 | Symbol               | Values |      |      | Unit | Note or condition |
|---------------------------|----------------------|--------|------|------|------|-------------------|
|                           |                      | Min.   | Тур. | Max. |      |                   |
| IVDDI quiescent current   | / <sub>VDDIq</sub>   | _      | 1.67 | 2.12 | mA   | no switching      |
| IVDDA/B quiescent current | I <sub>VDDA/Bq</sub> | _      | 0.62 | 0.86 | mA   | OUT = low         |
| IVDDA/B quiescent current | $I_{\text{VDDBq}}$   | _      | 0.76 | 1.0  | mA   | OUT = high        |

Table 12 Undervoltage Lockout VDDI

| Parameter                                                | Symbol                  |      | Values |      |   | Note or condition |
|----------------------------------------------------------|-------------------------|------|--------|------|---|-------------------|
|                                                          |                         | Min. | Тур.   | Max. |   |                   |
| Undervoltage Lockout<br>(UVLO) turn-on threshold<br>VDDI | UVLO <sub>VDDI,on</sub> | -    | 2.85   | 2.95 | V | -                 |

<sup>2)</sup> Minimum is given by internal regulation when DTC is operating (DTC pin connected to GND via resistance).

<sup>3)</sup> Continuous operation above 125°C may reduce lifetime.

# Dual-channel isolated gate-driver ICs in LGA package



## **3 Electrical characteristics**

Table 12 (continued) Undervoltage Lockout VDDI

| Parameter                                                 | Symbol                   | Values |      |      |   | Note or condition |
|-----------------------------------------------------------|--------------------------|--------|------|------|---|-------------------|
|                                                           | Min                      | Min.   | Тур. | Max. |   |                   |
| Undervoltage Lockout<br>(UVLO) turn-off threshold<br>VDDI | UVLO <sub>VDDI,off</sub> | 2.55   | 2.7  | -    | V | -                 |
| UVLO threshold hysteresis VDDI                            | UVLO <sub>VDDI,hys</sub> | 0.10   | 0.15 | 0.20 | V | -                 |

## Table 13 Undervoltage Lockout VDDA, VDDB for 4 V UVLO option

| Parameter                                                       | Symbol                                               |      | Values | Unit | Note or condition |   |
|-----------------------------------------------------------------|------------------------------------------------------|------|--------|------|-------------------|---|
|                                                                 |                                                      | Min. | Тур.   | Max. |                   |   |
| Undervoltage Lockout<br>(UVLO) turn-on threshold<br>VDDA, VDDB  | UVLO <sub>VDDA,on</sub><br>UVLO <sub>VDDB,on</sub>   | -    | 4.2    | 4.4  | V                 | - |
| Undervoltage Lockout<br>(UVLO) turn-off threshold<br>VDDA, VDDB | UVLO <sub>VDDA,off</sub><br>UVLO <sub>VDDB,off</sub> | 3.7  | 3.9    | -    | V                 | - |
| UVLO threshold hysteresis VDDA, VDDB                            | UVLO <sub>VDDA,hys</sub><br>UVLO <sub>VDDB,hys</sub> | 0.2  | 0.3    | 0.4  | V                 | - |

## Table 14 Undervoltage Lockout VDDA, VDDB for 8 V UVLO option

| Parameter                                                       | Symbol Values                                        |      |      |      | Unit | Note or condition |
|-----------------------------------------------------------------|------------------------------------------------------|------|------|------|------|-------------------|
|                                                                 |                                                      | Min. | Тур. | Max. |      |                   |
| Undervoltage Lockout<br>(UVLO) turn-on threshold<br>VDDA, VDDB  | UVLO <sub>VDDA,on</sub><br>UVLO <sub>VDDB,on</sub>   | -    | 8.0  | 8.5  | V    | -                 |
| Undervoltage Lockout<br>(UVLO) turn-off threshold<br>VDDA, VDDB | UVLO <sub>VDDA,off</sub><br>UVLO <sub>VDDB,off</sub> | 6.6  | 7.0  | -    | V    | -                 |
| UVLO threshold hysteresis<br>VDDA, VDDB                         | UVLO <sub>VDDA,hys</sub><br>UVLO <sub>VDDB,hys</sub> | 0.7  | 1    | 1.3  | V    | -                 |

## Table 15 Logic inputs INA, INB, DISABLE

| Parameter                                 | Symbol Values    |      |      |      |   | Note or condition |
|-------------------------------------------|------------------|------|------|------|---|-------------------|
|                                           |                  | Min. | Тур. | Max. |   |                   |
| Input voltage threshold for transition LH | V <sub>INH</sub> | -    | 2.0  | 2.36 | V | -                 |
| Input voltage threshold for transition HL | V <sub>INL</sub> | 0.9  | 1.2  | -    | V | -                 |

## Dual-channel isolated gate-driver ICs in LGA package



## 3 Electrical characteristics

Table 15 (continued) Logic inputs INA, INB, DISABLE

| Parameter                          | Symbol              | Symbol Values |      |      |    | Note or condition        |
|------------------------------------|---------------------|---------------|------|------|----|--------------------------|
|                                    |                     | Min.          | Тур. | Max. |    |                          |
| Input voltage threshold hysteresis | V <sub>IN_hys</sub> | 0.38          | 0.8  | 1.2  | V  | -                        |
| High-level input leakage current   | I <sub>IN</sub>     | _             | 22   | 27   | μΑ | INA/INB pin tied to VDDI |
| Input pull-down resistor           | R <sub>IN,PD</sub>  | _             | 150  | _    | kΩ | -                        |

## Table 16 Dead-time control (DTC) and shoot-through protection (STP)

| Parameter                                 | Symbol                   |      | Values |      | Unit | Note or condition                           |
|-------------------------------------------|--------------------------|------|--------|------|------|---------------------------------------------|
|                                           |                          | Min. | Тур.   | Max. |      |                                             |
| Dead-time                                 | $t_{dt}$                 | 85   | 100    | 115  | ns   | $R_{\rm DTC} = 10 \text{ k}\Omega$          |
| Dead-time                                 | $t_{\rm dt}$             | 255  | 300    | 345  | ns   | $R_{\rm DTC} = 30 \text{ k}\Omega$          |
| Dead-time                                 | t <sub>dt</sub>          | 800  | 950    | 1100 | ns   | $R_{\rm DTC} = 100 \text{ k}\Omega^{1}$     |
| Channel-to-channel dead-<br>time mismatch | $\Delta t_{ m dt,Ch-Ch}$ | 0    | -      | 10   | ns   | $R_{\rm DTC} = 10 \text{ k}\Omega$          |
| Channel-to-channel dead-<br>time mismatch | $\Delta t_{ m dt,Ch-Ch}$ | 0    | -      | 14   | ns   | $R_{\rm DTC}$ = 30 k $\Omega$               |
| Channel-to-channel dead-<br>time mismatch | $\Delta t_{ m dt,Ch-Ch}$ | 0    | -      | 40   | ns   | $R_{\rm DTC} = 100 \text{ k}\Omega^{1}$     |
| Part-to-part dead-time mismatch           | $\Delta t_{ m dt,p-p}$   | 0    | -      | 20   | ns   | $R_{\rm DTC} = 10 \text{ k}\Omega^{2}$      |
| Part-to-part dead-time mismatch           | $\Delta t_{ m dt,p-p}$   | 0    | -      | 55   | ns   | $R_{\rm DTC} = 30 \text{ k}\Omega^{2}$      |
| Part-to-part dead-time mismatch           | $\Delta t_{ m dt,p-p}$   | 0    | -      | 105  | ns   | $R_{\rm DTC} = 100 \text{ k}\Omega^{-1/-2}$ |

<sup>1)</sup> Not subject to production test - verified by design/characterization.

## Table 17 Static output characteristics

| Parameter                               | Symbol              | Values |      |      | Unit | Note or condition                     |
|-----------------------------------------|---------------------|--------|------|------|------|---------------------------------------|
|                                         |                     | Min.   | Тур. | Max. |      |                                       |
| High-level (sourcing) output resistance | R <sub>on_SRC</sub> | 0.6    | 1.0  | 1.6  | Ω    | I <sub>SRC</sub> = 50 mA              |
| Peak sourcing output current            | I <sub>SRC_pk</sub> | _      | 5    | -    | А    | $C_{\text{LOAD}} = 22 \text{ nF}^{1}$ |
| Low-level (sinking) output resistance   | R <sub>on_SNK</sub> | 0.2    | 0.46 | 0.8  | Ω    | I <sub>SNK</sub> = 50 mA              |

<sup>2)</sup> The parameter gives the difference in the dead-time inserted from different samples under the same conditions, including same ambient temperature.

# Dual-channel isolated gate-driver ICs in LGA package



## **3 Electrical characteristics**

Table 17 (continued) Static output characteristics

| Parameter                   | Symbol              | Values |      |      |   | Note or condition                     |
|-----------------------------|---------------------|--------|------|------|---|---------------------------------------|
|                             |                     | Min.   | Тур. | Max. |   |                                       |
| Peak sinking output current | I <sub>SNK_pk</sub> |        | -9   | -    | A | $C_{\text{LOAD}} = 22 \text{ nF}^{1}$ |

<sup>1)</sup> Not subject to production test - verified by design/characterization.

## Table 18 Dynamic characteristics

| Parameter                                                      | Symbol                              |      | Values |      | Unit | Note or condition                                                  |
|----------------------------------------------------------------|-------------------------------------|------|--------|------|------|--------------------------------------------------------------------|
|                                                                |                                     | Min. | Тур.   | Max. |      |                                                                    |
| INx to OUTx turn-on propagation delay                          | t <sub>PDon,INx</sub>               | 33   | 38     | 47   | ns   | See Figure 5, Figure 6                                             |
| INx to OUTx turn-off propagation delay                         | t <sub>PDoff,INx</sub>              | 30   | 36     | 46   | ns   | See Figure 5, Figure 6                                             |
| Part-to-part turn-on propagation delay mismatch                | $\Delta t_{PDon,p-p}$               | 0    | -      | 6    | ns   | 1)                                                                 |
| Part-to-part turn-off propagation delay mismatch               | $\Delta t_{PDoff,p-p}$              | 0    | -      | 8    | ns   | 1)                                                                 |
| Channel-to-channel turn-<br>on propagation delay<br>mismatch   | t <sub>PDon,ChA-ChB</sub>           | -4   | -      | 4    | ns   | See Figure 7 <sup>2)</sup>                                         |
| Channel-to-channel turn-<br>off propagation delay<br>mismatch  | $\Delta t_{	extsf{PDoff,ChA-}}$ ChB | -5.5 | -      | 3    | ns   | See Figure 7 <sup>2)</sup>                                         |
| Pulse width distortion                                         | $t_{PWD}$                           | -5   | 2      | 5.5  | ns   | See Figure 8 <sup>3)</sup>                                         |
| Channel turn-off to channel turn-on propagation delay mismatch | t <sub>DTD</sub>                    | -5   | -2     | 1    | ns   | See Figure 9 <sup>4) 5)</sup>                                      |
| Rise time                                                      | t <sub>rise</sub>                   | -    | 7.5    | 14   | ns   | $C_{\text{LOAD}}$ = 1.8 nF, see Figure 10 <sup>6)</sup>            |
| Fall time                                                      | t <sub>fall</sub>                   | -    | 6      | 11   | ns   | $C_{\text{LOAD}} = 1.8 \text{ nF, see Figure}$<br>10 <sup>6)</sup> |
| Minimum input pulse width that changes output state            | t <sub>PW</sub>                     | 10   | 17     | 25   | ns   | See Figure 11                                                      |
| Input-side start-up time                                       | t <sub>START,VDDI</sub>             | _    | 3.5    | 5    | μs   | See Figure 12 <sup>6)</sup>                                        |
| Input-side deactivation time  (table continues)                | t <sub>STOP,VDDI</sub>              | 600  | 750    | -    | ns   | See Figure 12 <sup>6)</sup>                                        |

#### Dual-channel isolated gate-driver ICs in LGA package



#### 3 Electrical characteristics

Table 18 (continued) Dynamic characteristics

| Parameter                     | Symbol                    |      | Values |      | Unit | Note or condition           |
|-------------------------------|---------------------------|------|--------|------|------|-----------------------------|
|                               |                           | Min. | Тур.   | Max. |      |                             |
| Output-side start-up time     | t <sub>START,VDDA/B</sub> | -    | 2.5    | 5    | μs   | See Figure 13 <sup>6)</sup> |
| Output-side deactivation time | t <sub>STOP,VDDA/B</sub>  | 500  | 800    | -    | ns   | See Figure 13 <sup>6)</sup> |

<sup>1)</sup> The parameter gives the difference in the propagation delay between different samples switching in the same direction under same conditions, including same ambient temperature; therefore, is an indication of the production spread. The limits given are valid for all channels combination:  $t_{PD\_ChA} - t_{PD\_ChA}$ ,  $t_{PD\_ChA} - t_{PD\_ChA}$ ,  $t_{PD\_ChA} - t_{PD\_ChA}$ ,  $t_{PD\_ChA} - t_{PD\_ChA}$ .

Table 19 Common-Mode Transient Immunity (CMTI)

| Parameter                                | Symbol                 | Values |      |      | Unit | Note or condition                                                                                        |
|------------------------------------------|------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------|
|                                          |                        | Min.   | Тур. | Max. |      |                                                                                                          |
| Static Common-Mode<br>Transient Immunity | CM <sub>Static,H</sub> | 150    | -    | -    | V/ns | $V_{\text{CM}} = 1500 \text{ V; INA, INB}$<br>tied to $V_{\text{DDI}}$ (logic high inputs) <sup>1)</sup> |
| Static Common-Mode<br>Transient Immunity | CM <sub>Static,L</sub> | 150    | -    | -    | V/ns | $V_{CM}$ = 1500 V; INA, INB tied to GNDI (logic low inputs) <sup>1)</sup>                                |

<sup>1)</sup> Minimum slew rate of a common-mode voltage that is able to cause an incorrect output signal

## 3.5 Isolation specifications

Table 20 Isolation specifications

| CRP | 2.4   |                   |                                                                                                      |
|-----|-------|-------------------|------------------------------------------------------------------------------------------------------|
|     | 3.4   | mm                | Shortest distance over package surface from any input pin to any output pin according to IEC 60664-1 |
| CLR | 3.4   | mm                | Shortest distance in air from any input pin to any output pin according to IEC 60664-1               |
| СТІ | > 400 | V                 | According to DIN EN 60112 (VDE 0303-11)                                                              |
| _   | П     | _                 | According to IEC 60112                                                                               |
| _   | П     | -                 | According to IEC 60664-1                                                                             |
|     |       | CTI > 400<br>- II | CTI > 400 V - II -                                                                                   |

<sup>2)</sup> The parameter gives the difference in the propagation delay of channel A and channel B switching in the same direction in the same sample.

<sup>3)</sup> The parameter gives the difference between ON and OFF propagation delay in the same channel (ChA or ChB), in the same sample at same ambient temperature.

<sup>4)</sup> The parameter gives the difference between the ON propagation delay of one channel and the OFF propagation delay of the other channel, in the same sample at same room temperature. This parameter represents the distortion of the inputs dead-time only when the driver DTC is not used or not enforced otherwise, please refer to "Dead-time and shoot-through protection" table.

<sup>5)</sup> Not subject to production test - verified by characterization.

<sup>6)</sup> Not subject to production test - verified by design/characterization.

## Dual-channel isolated gate-driver ICs in LGA package



#### 3 Electrical characteristics

Table 20 (continued) Isolation specifications

| Parameter                                              | Symbol          | Value                    | Unit                    | Note or condition                                                                                               |  |
|--------------------------------------------------------|-----------------|--------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|--|
| Overvoltage category (for                              | _               | 1 - 111                  | _                       | Rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                      |  |
| basic isolation)                                       | _               | 1 - 11                   | _                       | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                      |  |
|                                                        | _               | I                        | _                       | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                      |  |
| Climatic category                                      | _               | 40/125/21                | _                       | According to IEC 60112                                                                                          |  |
| Input-to-output isolation acc                          | cording to U    | L1577 Ed.5 <sup>2)</sup> |                         |                                                                                                                 |  |
| Input-to-output isolation                              | $V_{\rm ISO}$   | 2500                     | $V_{RMS}$               | $V_{\text{TEST}} = V_{\text{ISO}}$ for t = 60 s (qualification);                                                |  |
| voltage                                                |                 |                          |                         | $V_{\text{TEST}} = 1.2 \text{ x } V_{\text{ISO}} \text{ for t} = 1 \text{ s } (100\% \text{ productive tests})$ |  |
| Input-to-output isolation acc                          | cording to D    | IN VDE V0884-            | <b>11</b> <sup>3)</sup> |                                                                                                                 |  |
| Maximum rated transient isolation voltage              | $V_{IOTM}$      | 3535                     | V <sub>pk</sub>         | $V_{\text{TEST}} = 1.2 \text{ x } V_{\text{IOTM}} \text{ for } t_{\text{ini}} = 1 \text{s}$                     |  |
| Maximum rated repetitive isolation voltage             | $V_{IORM}$      | 800                      | V <sub>pk</sub>         | According to Time Dependent Dielectric<br>Breakdown (TDDB) Test                                                 |  |
| Apparent charge                                        | q <sub>PD</sub> | < 5                      | pC                      | Method (b1) <sup>4)</sup>                                                                                       |  |
|                                                        |                 |                          |                         | $V_{PD(ini)} = 1.2 \times V_{IOTM}$ for $t_{ini} = 1$ s                                                         |  |
|                                                        |                 |                          |                         | $V_{PD(m)} = 1.875 \text{ x } V_{IORM} \text{ for } t_{m} = 1 \text{ s}$                                        |  |
| Maximum surge isolation<br>voltage <sup>5)</sup>       | $V_{IOSM}$      | 5384                     | $V_{\rm pk}$            | $V_{\text{IOSM\_TEST}} = 1.3 \times V_{\text{IOSM}}$                                                            |  |
| Isolation resistance input-to-<br>output <sup>6)</sup> | R <sub>IO</sub> | 10 <sup>12</sup>         | Ω                       | $V_{IO} = 500 V_{dc}$ for $t = 60 \text{ s}$ , $T_A = 25^{\circ}\text{C}$                                       |  |
|                                                        |                 | 10 <sup>11</sup>         | Ω                       | $V_{\rm IO}$ = 500 $V_{\rm dc}$ for $t$ = 60 s, $T_{\rm A}$ = 125°C                                             |  |
|                                                        |                 | 109                      | Ω                       | $V_{IO} = 500 V_{dc}$ for $t = 60 \text{ s}$ , $T_A = 150^{\circ}\text{C}$                                      |  |
| Capacitance input-to-output                            | C <sub>IO</sub> | 2                        | pF                      | f=1 MHz                                                                                                         |  |

<sup>1)</sup> Creepage and clearance requirements depend on the application and related end-equipment isolation standard. Care should be taken to keep the required creepage and clearance value on printed-circuit-board level.

<sup>2)</sup> See UL 1577 certificate n. E311313

<sup>3)</sup> Parameters provided according to VDE0884-11 specifications without safety certification

<sup>4)</sup> The partial discharge voltage VPD(m) is greater (1444 Vpk >  $1.875 \times VIORM$ ) to include the F4 factor required by end equipment standards IEC 60664-1, IEC 62368-1, IEC 60950 (VPD(m) = F1 x F2 x F3 x F4 x VIORM =  $1.875 \times F4 \times VIORM$ ). The F3 factor (1.25) for reinforced isolation is also considered for further stress of the insulation.

<sup>5)</sup> The surge test is performed in insulation oil to determine the intrinsic surge immunity of the insulation barrier. The parameter is verified by design/characterization

<sup>6)</sup> The parameters apply to the product converted in a two terminals device with all terminals on side 1 connected together and all terminals on side 2 connected together.

# Dual-channel isolated gate-driver ICs in LGA package



## **3 Electrical characteristics**

# Table 21 Output channel-to-channel isolation specifications

| Parameter                                          | Symbol               | Value | Unit | Note or condition                                                                                    |
|----------------------------------------------------|----------------------|-------|------|------------------------------------------------------------------------------------------------------|
| External channel-to-channel creepage <sup>1)</sup> | CRP <sub>Ch-Ch</sub> | 1.0   | mm   | Shortest distance over package surface between any output channel A pin and any output channel B pin |

<sup>1)</sup> Creepage and clearance requirements depend on the application and related end-equipment isolation standard. Care should be taken to keep the required creepage and clearance value on printed-circuit-board level



#### 4 Timing diagrams

# 4 Timing diagrams

Figure 5 illustrates the input-to-output propagation delays as observed at the capacitively loaded output.



Figure 5 INx to OUTx propagation delays

Figure 6 illustrates the disable-to-output propagation delays as observed at the capacitively loaded output.



Figure 6 DISABLE to OUTx propagation delays

Figure 7 illustrates the channel-to-channel propagation delay mismatch at the unloaded outputs. This parameter is relevant when the channels drive parallel switches as it represents the delay in the two driving signals.



Figure 7 Channel-to-channel propagation delay mismatch

Figure 8 illustrates the pulse width distortion at the unloaded output. Ideally the width of the input pulse  $(t_{PW\_INx})$  equals the width of the output pulse  $(t_{PW\_OUTx})$ ; however, the driver introduces an output pulse distortion  $t_{PW}$  given by the difference between ON and OFF propagation delay.



#### 4 Timing diagrams



Figure 8 Pulse width distortion

Figure 9 illustrates the dead-time distortion at the unloaded outputs. This parameter is relevant in operation with complementary signals, as for the half-bridge driving when a certain dead-time  $t_{DT\_INx}$  is set on the inputs INA, INB. Ideally the dead-time on the driver output  $(t_{DT\_OUTx})$  equals the input dead-time; however, the driver introduces a distortion  $t_{DTC}$  given by the difference between the OFF propagation delay of one channel and the ON propagation delay of the other channel.



Figure 9 Channel turn-off to channel turn-on propagation delay mismatch

Figure 10 illustrates the rise and fall time as observed at the capacitively loaded output.



Figure 10 Rise and fall time

Figure 11 illustrates the behavior or the deglitch filter that filters spurios pulses on INA, INB with duration shorter than  $t_{PWmin}$ .



Figure 11 Minimum pulse that changes the output state



#### 4 Timing diagrams

Figure 12 illustrates the input-side supply UVLO behavior. It depicts the reaction time to UVLO events when  $V_{\rm DDI}$  crosses the UVLO thresholds during rising or falling transitions (power-up, power-down, supply noise).



Figure 12 V<sub>DDI</sub> UVLO behavior, start-up and deactivation time

Figure 13 illustrates the output-side supply UVLO behavior. It depicts the reaction time to UVLO events when  $V_{\text{DDA/B}}$  crosses the UVLO thresholds during rising or falling transitions (power-up, power-down, supply noise).



Figure 13  $V_{DDA}, V_{DDB}$  UVLO behavior, start-up and deactivation time

Figure 14 illustrates the shoot-through protection and dead-time logic. When enabled, the dead-time is added on top of the turn-off propagation delay if the driver dead-time is longer than the signals' own dead-time.



Figure 14 Shoot-through and configurable dead-time



## **5 Typical characteristics**

#### 5 **Typical characteristics**

 $V_{\rm DDI}$  = 3.3 V,  $V_{\rm DDA/B}$  = 12 V,  $T_{\rm A}$  = 25°C,  $f_{\rm sw}$  = 1 MHz, no load unless otherwise noted



Figure 15 Input-side supply current





Figure 16 Output-side supply current

## Dual-channel isolated gate-driver ICs in LGA package





Figure 17 Input voltage thresholds and undervoltage lockout





Figure 18 Typical output static characteristics

# Dual-channel isolated gate-driver ICs in LGA package





Figure 19 **Typical propagation delays** 

# Dual-channel isolated gate-driver ICs in LGA package





Figure 20 Typical Dead-time



6 Package outline dimensions

# 6 Package outline dimensions

# 6.1 Device numbers and markings

Table 22 Device numbers and markings

| Part number | Orderable part number (OPN) | Device marking |
|-------------|-----------------------------|----------------|
| 2EDB7259K   | 2EDB7259KXUMA1              | 2B7259B        |
| 2EDB8259K   | 2EDB8259KXUMA1              | 2B8259B        |

# 6.2 Package LGA5x5



Figure 21 LGA 5x5 package outline



#### 6 Package outline dimensions



Figure 22 LGA5x5 footprint



Figure 23 LGA5x5 packing

#### **Green Product (RoHS compliant)**

To meet the worldwide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e. Pb-

# Dual-channel isolated gate-driver ICs in LGA package



# 6 Package outline dimensions

free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Further information on packages: https://www.infineon.com/packages

# Dual-channel isolated gate-driver ICs in LGA package



# 7 Revision history

# 7 Revision history

| Revision     | Date       | Description of changes                                                                |
|--------------|------------|---------------------------------------------------------------------------------------|
| Rev 1.1 2024 | 2024-03-21 | Updated device marking and application drawing                                        |
|              |            | Updated typical characteristic curves                                                 |
|              |            | Updated ESD CDM rating                                                                |
|              |            | Updated thermal characteristics table (RthJC25_top and $\Psi$ thJT25_top) for LGA 5x5 |
|              |            | Removed LGA 4x4                                                                       |
| Rev 1.0      | 2023-05-04 | Initial release                                                                       |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-03-21 Published by Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference IFX-gbf1648125510512

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.