Notice: You cannot copy or search for text in this PDF file, because this PDF file is converted from the scanned image of printed materials. P1 98.2 # MOS FIELD EFFECT POWER TRANSISTOR 2SK1796 # SWITCHING N-CHANNEL POWER MOS FET INDUSTRIAL USE ### **DESCRIPTION** The 2SK1796 is N-channel MOS Field Effect Transistor designed for high voltage switching applications. #### **FEATURES** - Low On-state Resistance - $R_{DS(on)} \leqq$ 1.2 $\Omega$ (Vgs = 10 V, ID = 5 A) - Low Ciss Ciss = 2 500 pF TYP. - Built-in G-S Gate Protection Diode - High Avalanche Capability Ratings ### **QUALITY GRADE** ### Standard Please refer to "Quality grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications. ### ABSOLUTE MAXIMUM RATINGS (Ta = 25 °C) | Drain to Source Voltage | Voss | 900 | V | |--------------------------------------|--------------------|------------|----| | Gate to Source Voltage | Vgss | ±30 | ٧ | | Drain Current (DC) | ID(DC) | ±10 | Α | | Drain Current (pulse) | D(pulse)* | ±20 | Α | | Total Power Dissipation (Tc = 25 °C) | Рт | 150 | W | | Channel Temperature | Tch | 150 | °C | | Storage Temperature | T <sub>stg</sub> – | 55 to +150 | °C | | Single Avalanche Current | las** | 10 | Α | | Single Avalanche Energy | Eas** | 60 | mJ | | * DIM < 10 D C < 4.0/ | | | | \* PW $\leq$ 10 $\mu$ s, Duty Cycle $\leq$ 1 % <sup>\*\*</sup> Starting T<sub>ch</sub> = 25 °C, R<sub>G</sub> = 25 $\Omega$ , V<sub>GS</sub> = 20 V $\rightarrow$ 0 ### ELECTRICAL CHARACTERISTICS ( $T_a = 25$ °C) | CHARACTERISTIC | SYMBOL | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS | |-------------------------------------|----------------------|------|-------|------|------|--------------------------------------------------------------------------------------------| | Drain to Source On-state Resistance | Ros(on) | | 1.0 | 1.2 | Ω | Vgs = 10 V, lp = 5 A | | Gate to Source Cutoff Voltage | V <sub>GS(off)</sub> | 2.5 | | 3.5 | V | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 mA | | Forward Transfer Admittance | y <sub>fs</sub> | 1.5 | 7.5 | | s | Vps = 20 V, lp = 5 A | | Drain Leakage Current | loss | | | 100 | μΑ | V <sub>DS</sub> = 900 V, V <sub>GS</sub> = 0 | | Gate to Source Leakage Current | lgss | | | ±10 | μА | $V_{GS} = \pm 30 \text{ V}, V_{DS} = 0$ | | Input Capacitance | Ciss | | 2 500 | | pF | V <sub>DS</sub> = 10 V | | Output Capacitance | Соза | | 370 | | pF | Vgs = 0 | | Reverse Transfer Capacitance | Crss | | 120 | | pF | f = 1 MHz | | Turn-On Delay Time | td(on) | | 40 | | ns | V <sub>GS(on)</sub> = 10 V | | Rise Time | tr | | 50 | | ns | $V_{DD} = 150 \text{ V}$ $I_{D} = 5 \text{ A}, \text{ Rg} = 10 \Omega$ $R_{L} = 30 \Omega$ | | Turn-Off Delay Time | td(off) | | 190 | | ns | | | Fall Time | tr | | 40 | | ns | NL = 30 12 | | Total Gate Charge | Qg | | 90 | | nC | Vgs = 10 V | | Gate to Source Charge | Qgs | | 18 | | nC | I <sub>D</sub> = 10 A | | Gate to Drain Charge | QgD | | 38 | | nC | V <sub>DD</sub> = 720 V | | Diode Forward Voltage | VF(S-D) | | 0.9 | | V | I <sub>F</sub> = 10 A, V <sub>G</sub> s = 0 | | Reverse Recovery Time | trr | | 790 | | ns | I <sub>F</sub> = 10 A | | Reverse Recovery Charge | Qrr | | 6.6 | | μC | di/dt = 50 A/μs | ### **Test Circuit 1: Avalanche Capability** # O Starting Ton ### **Test Circuit 2: Switching Time** **Test Circuit 3: Gate Charge** ### TYPICAL CHARACTERISTICS (Ta = 25 °C) ### TRANSIENT THERMAL RESISTANCE vs. PULSE WIDTH PW - Pulse Width - s ## FORWARD TRANSFER ADMITTANCE vs. DRAIN CURRENT DRAIN TO SOURCE ON-STATE RESISTANCE vs. GATE TO SOURCE VOLTAGE ### DRAIN TO SOURCE ON-STATE RESISTANCE vs. DRAIN CURRENT GATE TO SOURCE CUTOFF VOLTAGE vs. CHANNEL TEMPERATURE ## SINGLE AVALANCHE CURRENT vs. INDUCTIVE LOAD ### SINGLE AVALANCHE ENERGY vs. STARTING CHANNEL TEMPERATURE Starting Tch - Starting Channel Temperature - °C ### Reference | Application note name | No. | |--------------------------------------------------|----------| | Safe operating area of Power MOS FET. | TEA-1034 | | Application circuit using Power MOS FET. | TEA-1035 | | Quality control of NEC semiconductors devices. | TEI-1202 | | Quality control guide of semiconductors devices. | MEI-1202 | | Assembly manual of semiconductors devices. | IEI-1207 | [MEMO] No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation.NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. The devices listed in this document are not suitable for use in aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. If customers intend to use NEC devices for above applications or they intend to use "Standard" quality grade NEC devices for applications not intended by NEC, please contact our sales people in advance. Application examples recommended by NEC Corporation. Standard: Computer, Office equipment, Communication equipment, Test and Measurement equipment, Machine tools, Industrial robots, Audio and Visual equipment, Other consumer products, etc. Special: Automotive and Transportation equipment, Traffic control systems, Antidisaster systems, Anticrime systems, etc. M4 92.6