## F3 PWM controller

ICE3BS03LJG

Off-Line SMPS Current Mode Controller with integrated 500V Startup Cell (Latched and frequency jitter Mode )

Power Management & Supply



| F3 PWM c<br>ICE3BS03<br>Revision I | LJG                                          | Datasheet |
|------------------------------------|----------------------------------------------|-----------|
| Previous V                         | /ersion: 1.0                                 |           |
| Page                               | Subjects (major changes since last revision) |           |
|                                    |                                              |           |
|                                    |                                              |           |
|                                    |                                              |           |
|                                    |                                              |           |
|                                    |                                              |           |
|                                    |                                              |           |

For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Co mpanies an d Representatives worldwide : se e our web page at http://www.infineon.com

Edition 2007-12-6
Published by
Infineon Technologies AG,
81726 Munich, Germany,
© 2007 Infineon Technologies AG.
All Rights Reserved.

#### Legal disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact your nearest Infineon Technologies Office (<a href="https://www.infineon.com">www.infineon.com</a>).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



## F3 PWM controller

ICE3BS03LJG

# Off-Line SMPS Current Mode Controller with integrated 500V Startup Cell (Latched and frequency jitter Mode)

#### **Product Highlights**

- Active Burst Mode to reach the lowest Standby Power Requirements < 100mW</li>
- Built-in latched Off protection Mode and external latch enable function to increase robustness of the system
- Built-in and extendable blanking Window for high load jumps to increase system reliability
- Frequency jitter for low EMI
- · Pb-free lead plating; RoHS compilant

#### **Features**

- · 500V Startup Cell switched off after Start Up
- Active Burst Mode for lowest Standby Power
- · Fast load jump response in Active Burst Mode
- · 65kHz internally fixed switching frequency
- Built-in Latched Off Protection Mode for Overtemperature, Overvoltage & Short Winding
- Auto Restart Protection Mode for Overload, Open Loop & VCC Undervoltage
- Built-in Soft Start
- Built-in blanking window with extendable blanking time for short duration high current
- External latch off enable function
- Max Duty Cycle 75%
- Overall tolerance of Current Limiting < ±5%</li>
- Internal PWM Leading Edge Blanking
- BiCMOS technology provide wide VCC range
- · Frequency jitter and soft gate driving for low EMI



#### **Description**

The ICE3BS03LJG is the latest version of the F3 controller for lowest standby power and low EMI features with both auto-restart and latch off protection features to enhance the s ystem robu stness. It targets for o ff-Line battery adapters, and low cost SMPS for low to medium power range such as application for the DVD R/W, DVD Combi, Blue Ray DVD player and recorder, set top box, charger, note book adapter, etc. The inherited outstanding features includes 500V startup cell, active burst mode (achieve the lowest standby pow er; i.e . <100 mV at no lo ad with Vin=270Vac) an d propagation delay compensation (accurate output powe r lim it for wide ra nge input), modulated g ate drive (low EMI), etc. T he newly a dded technology and features can further enhance the features. It in cludes BiCMOS tech nology (further lower power consumption and extend Vcc operating range to 26V), frequency jittering feature (low EMI), built-in so ft start, built-in blanking window with extendable blanking time for high load jump, external latch off enable pin (feasible for extra p rotection), e tc. T herefore, ICE3B S03LJG is a versatile PWM controller for low to medium power application.



| Туре        | Marking | Package  | F <sub>osc</sub> |
|-------------|---------|----------|------------------|
| ICE3BS03LJG | 3BS3LJ  | PG-DSO-8 | 65kHz            |



| Table of         | Contents                            | Page |
|------------------|-------------------------------------|------|
| 1                | Pin Configuration and Functionality | 5    |
| 1.1              | Pin Configuration with PG-DSO-8     |      |
| 1.2              | Pin Functionality                   |      |
| 2                | Representative Blockdiagram         | 6    |
| 3                | Functional Description              | 7    |
| 3.1              | Introduction                        |      |
| 3.2              | Power Management                    |      |
| 3.3              | Improved Current Mode               |      |
| 3.3.1            | PWM-OP                              |      |
| 3.3.2            | PWM-Comparator                      |      |
| 3.4              | Startup Phase                       |      |
| 3.5              | PWM Section                         |      |
| 3.5.1            | Oscillator                          |      |
| 3.5.2            | PWM-Latch FF                        |      |
| 3.5.3            | Gate Driver                         |      |
| 3.6              | Current Limiting                    |      |
| 3.6.1            | Leading Edge Blanking               |      |
| 3.6.2            | Propagation Delay Compensation      |      |
| 3.7              | Control Unit                        |      |
| 3.7.1            | Basic and Extendable Blanking Mode  |      |
| 3.7.2            | Active Burst Mode                   |      |
| 3.7.2.1          | Entering Active Burst Mode          |      |
| 3.7.2.1          | Working in Active Burst Mode        |      |
| 3.7.2.3          | Leaving Active Burst Mode           |      |
| 3.7.2.3          | Protection Modes                    |      |
| 3.7.3<br>3.7.3.1 |                                     |      |
| 3.7.3.1          | Latched Off Mode                    |      |
| 3.7.3.2          | Auto Restart Mode                   | 17   |
| 4                | Electrical Characteristics          | 18   |
| 4.1              | Absolute Maximum Ratings            | 18   |
| 4.2              | Operating Range                     | 18   |
| 4.3              | Characteristics                     | 19   |
| 4.3.1            | Supply Section                      | 19   |
| 4.3.2            | Internal Voltage Reference          | 19   |
| 4.3.3            | PWM Section                         |      |
| 4.3.4            | Soft Start time                     | 20   |
| 4.3.5            | Control Unit                        |      |
| 4.3.6            | Current Limiting                    |      |
| 4.3.7            | Driver Section                      |      |
| 5                | Outline Dimension                   | 23   |
| 6                | Marking                             |      |
| J                | INGLINING                           | ∠+   |



#### **Pin Configuration and Functionality**

## 1 Pin Configuration and Functionality

#### 1.1 Pin Configuration with PG-DSO-8

| Pin | Symbol | Function                               |
|-----|--------|----------------------------------------|
| 1   | BL     | extended Blanking and Latch off enable |
| 2   | FB     | Feedback                               |
| 3   | CS     | Current Sense                          |
| 4   | Gate   | Gate driver output                     |
| 5   | HV     | High Voltage input                     |
| 6   | n.c.   | Not Connected                          |
| 7   | VCC    | Controller Supply Voltage              |
| 8   | GND    | Controller Ground                      |

#### Package PG-DSO-8 BL [ TI GND 8 FΒ П 2 7 Ⅲ N.C. CS 3 6 П 5 Gate II $\sqcap$ HV

Figure 1 Pin Configuration PG-DSO-8(top view)

#### 1.2 Pin Functionality

#### **BL** (extended Blanking and Latch off enable)

The BL pin combines the fun ctions of extendable blanking time for en tering the Auto Restart Protection Mode and the external latch off enable. The extendable blanking time func tion is to extend the built-in 2 0ms blanking time by adding an external capacitor at BL to ground. The external latch off enable function is an external a ccess to latch off the IC. It is triggered by pulling down the BL pin to less than 0.25V.

#### FB (Feedback)

The information about the regulation is provided by the FB Pin to the internal Protection Unit and to the internal PWM-Comparator to control the duty cycle. The FB-Signal is the only control in case of light load at the Active Burst Mode.

#### **CS (Current Sense)**

The Current Sense pin senses the voltage developed on the s eries resistor inserted in the source of the Power MOSFET. If CS reaches the internal threshold of the Current Limit Comparator, the Driver output is immediately switched off. Furthermore, this current information can be u sed to realize the Current Mode operation through the PWM-Comparator where it compares with FB signal.

#### Gate

The Gate pin is the output of the internal driver stage connected to the Gate of an external power MOSFET.

#### **HV (High Voltage)**

The high voltage Pin is connected to the rectified DC input voltage. It is the input for the integrated 500V Startup cell.

#### VCC (Power supply)

The VCC pin is the positive supply of the IC. The operating range is between 10.5V and 26V.

#### **GND (Ground)**

The GND pin is the ground of the controller.



#### Representative Blockdiagram

## 2 Representative Blockdiagram



Figure 2 Representative Blockdiagram



### 3 Functional Description

All values which are used in the functional description are typical values. For calculating the worst cases the min/max values which can be found in section 4 Electrical Characteristics have to be considered.

#### 3.1 Introduction

ICE3BS03LJG is an enhanced version of the F3 PWM controller (ICE3xS02) for the low to medium pow er application. The particular enhanced features are the built-in features for soft start, blank ing wind ow and frequency jitter. It also prov ides the flex ibility to increase the blanking window by simply adding capacitor in BL pin. To increase the robustness and flexibility of the protection feature, an external latch-off enable feature is added. Mo reover, the proven outstanding features in F3 PWM controller are still remained such as the active burst mode, propagation delay compensation, modulated gate drive, protection for Vcc overvoltage, over temperature, over load, open loop, etc.

The intelligent Active Burst Mode at Standby Mode can effective obtain the lowest Standby Power at minimum load and no load conditions. After entering this burst mode, there is still a full control of the power conversion by the secondary side via the same optocoupler that is used for the normal P WM control. The response on load jumps is optimized. The voltage ripple on  $V_{out}$  is minimized.  $V_{out}$  is on well controlled in this mode.

The u sual e xternally connected RC-filter in the feedback line after the optocoupler is integrated in the IC to reduce the external part count.

Furthermore, a high voltage Startup Cell is integrated into the IC which is switched off once the Undervoltage Lockout on-threshold of 18V is exceeded. The external startup resistor is no longer necessary as this Startup Cell can directly connected to the input bulk capacitor. Power losses are therefore reduced. This increases the efficiency under light load conditions drastically.

Adopting the BiCMO S tec hnology, it can furth er decrease the power consumption and provide a even better standby input power. Besides, it also increases the design flexibilit y as the Vcc voltage r ange is extended to 26V.

The built-in so ft start time at 20ms can provide sufficient timing to reduce the over-stress at power MOSFET and the output rectifier during startup.

There are 2 m odes of bl anking ti me f or hi gh lo ad jumps; the basic mode and the extendable mode. The blanking time for the basic mode is set at 20ms while the extendable mode will increase the blanking time at basic mode by adding external capacitor at the BL pin. During this time w indow the o verload detection is disabled. With this c oncept no further ex ternal

components are n ecessary to a djust the blank ing window.

In order to increase the robustness and safety of the system, the IC provides 2 levels of protection modes: Latched Off M ode and Auto Re start Mode. The Latched Off Mo de is only entered under dangerous conditions which can damage the SMPS if not switched off immediately. A restart of the system can only be done by recycling the AC line. In addition, for this enhanced version, there is an external Latch Enable function provided to increase the flexibility in protection. When the BL pin is pulled down to less than 0.25V, the Latch Off Mode is triggered.

The A uto R estart Mod e red uces the a verage p ower conversion to a minimum und er unsafe operating conditions. This is n ecessary for a prolonged fault condition which could otherwise lead to a destruction of the SMPS over time. Once the malfunction is removed, normal operation is au tomatically retaine d after the next Start Up Phase.

The internal prec ise peak current control reduces the costs for the transformer and the secondary diode. The influence of the change in the input voltage on the maximum po wer limitation can be avoided to gether with the integrated Propagation Delay Compensation. Therefore the maximum power is nearly independent on the input voltage, which is required for wide range SMPS. Thus there is no need for the over-sizing of the SMPS, e.g. the transformer and the output diode.

Furthermore, this enhanced ve rsion impleme nts the frequency jitter mo de to the s witching clock a nd modulated gate drive signal at the Gate pin such that the EMI noise will be effectively reduced.

#### 3.2 Power Management

The Un dervoltage Lo ckout monitors the supply voltage V<sub>VCC</sub>. When the SMPS is plugged to the main line, the internal Startup Cell is biased and starts to c harge th e ex ternal ca pacitor C  $_{\mbox{\scriptsize VCC}}$  which is connected to the VCC pin. This VCC charge current is controlled to 0.9mA by the Startup Cell. When the  $V_{VCC}$ exceeds the on-threshold  $V_{CCon}$ =18V, the bias circuit are switched on. Then the Startup Cell is switched off by the Undervoltage Lockout and therefore no power losses present due to the connection of the Startup Cell to the Drain voltage. To avoid uncontrolled ringing at switch-on a hysteresis start up voltage is implemented. The switch-off of the controller can only take place after Active Mode was entered and  $V_{\text{VCC}}$  falls below 10.5V. The max imum c urrent c onsumption before the controller is activated is about 250µA.

When  $V_{VCC}$  falls be low the off-threshold  $V_{CCoff}$ =10.5V, the bias circuit switched off and the soft start counter is



reset. Thus it is ensured that at every startup cycle the soft start starts at zero.



Figure 3 Power Management

The internal bias circuit is s witched off if Latched Off Mode or Au to Restart Mode is entered . The current consumption is then reduced to  $250 \mu A$ .

Once the malfunction condition is removed, this block will then turn back on. The recovery from Auto Restart Mode does not require re-cycling the AC line. In case Latched Off Mode is entered , VCC ne eds to be dropped below 6.23V to reset the Latched Off Mode. This is done usually by re-cycling the AC line.

When Active Burst Mode is entered, the internal Bias is switched off most of the time but the Voltage Reference is kept alive in order to reduce the current consumption below  $450\mu A$ .

#### 3.3 Improved Current Mode



Figure 4 Current Mode

Current Mode means the duty cycle is controlled by the slope of the primary current. This is done by comparing the FB signal with the amplified current sense signal.



Figure 5 Pulse Width Modulation

In case the amplified current sense signal exceeds the FB signal, the on-time  $T_{\text{on}}$  of the driver is finis hed by resetting the PWM-Latch (see Figure 5).

The primary current is se nsed by the external series resistor R  $_{\rm Sense}$  inserted in the so urce of the external power M OSFET. B y m eans of Current M ode regulation, the secondary output voltage is insensitive

Version 2.0 8 6 Dec 2007



to the line variations. The current waveform slope will change with the line variation, which controls the duty cycle.

The external  $R_{\text{Sense}}$  allows an individual adjustment of the ma ximum s ource cu rrent of the external power MOSFET.

To improve the Cu rrent Mo de du ring light load conditions the amplified current ramp of the PWM-OP is superimposed on a voltage ramp, which is built by the switch T2, the voltage source V1 and a resistor R1 (see Figure 6). Every time the oscillator shuts down for maximum duty cycle limitation the switch T2 is closed by  $V_{\rm OSC}$ . When the oscillator triggers the Gate Driver, T2 is opened so that the voltage ramp can start.

In case of light load the amplified current ramp is too small to ensure a stable regulation. In that case the Voltage Ramp is a well defined signal for the comparison with the FB-signal. The duty cycle is then controlled by the slope of the Voltage Ramp.

By means of the time delay circuit which is triggered by the inverted  $V_{\rm OSC}$  signal, the Gate Driver is switched-off until it reac hes approximately 156ns delay time (see Figure 7). It allo ws the duty cy cle to be re duced continuously till 0 % by dec reasing V  $_{\rm FB}$  be low th at threshold.



Figure 6 Improved Current Mode



Figure 7 Light Load Conditions

#### 3.3.1 PWM-OP

The input of the PWM-OP is applied over the internal leading ed ge blanking to the external sense resistor  $R_{\mathsf{Sense}}$  connected to pin CS.  $R_{\mathsf{Sense}}$  converts the source current into a sense v oltage. The sense v oltage is amplified with a gain of 3.2 by PWM OP. The output of the PWM-OP is connected to the voltage source V  $_1$ . The v oltage ramp w ith the superimposed amplified current signal is fed into the positive inputs of the PWM-Comparator C8 a nd the Soft-Start-Comparator (se e Figure 6).

#### 3.3.2 PWM-Comparator

The PWM-Comparator compares the sensed current signal of the external power M OSFET with the feedback signal  $V_{FB}$  (see Figure 8).  $V_{FB}$  is created by an external optocoupler or external transistor in combination with the internal pull-up resistor  $R_{FB}$  and provides the load information of the feedback circuitry. When the amplified current signal of the external power MOSFET exceeds the signal V  $_{FB}$  the PWM-Comparator switches off the Gate Driver.



Soft-Start Comparator

PWM-Latch
C8

PWM Comparator

Optocoupler

PWM OP

Improved
Current Mode

Figure 8 PWM Controlling

#### 3.4 Startup Phase



Figure 9 Soft Start

In the S tartup Phas e, the IC provides a So ft Start period to control the maximum primary current by means of a duty cycle limitation. The Soft Start function

is a built-in function and it is controlled by an internal counter.



Figure 10 Soft Start Phase

When the  $\rm V_{\rm VCC}$  exceeds the on-threshold voltage, the IC starts the Soft Start mode (see Figure 10).

The function is realized by an internal I Soft S tart resistor, and urrent sink and a counter. And the amplitude of the current sink is controlled by the counter (see Figure 11).



Figure 11 Soft Start Circuit

After t he I C i s s witched on , the V  $_{\text{SFOFTS}}$  v oltage is controlled su ch that t he v oltage is inc reased stepwisely (32 steps) with the increase of the counts. The Soft Start c ounter would send a signal to the current sink control in every 600us such that the current sink



decrease gradually and the duty ratio of the gate drive increases gradually. The S oft S tart will be finished in 20ms ( $T_{Soft-Start}$ ) after the IC is switched on. At the end of the Soft Start period, the current sink is switched off.



Figure 12 Gate drive signal under Soft-Start Phase Within the soft start period, the duty cycle is increasing from zero to maximum gradually (see Figure 12).



Figure 13 Start Up Phase

In addition to Start-Up, Soft-Start is a lso activated at each restart attempt during Auto Restart.

The Start-Up time  $T_{Start-Up}$  before the converter output voltage  $V_{OUT}$  is settled, must be shorter than the Soft-Start Phase  $T_{Soft-Start}$  (see Figure 13).

By means of Soft-Start ther e is an ef fective minimization of c urrent a nd vo ltage stresses on the external power MOSFE T, the clamp circ uit and the output overshoot and it helps to prevent saturation of the transformer during Start-Up.

#### 3.5 PWM Section



Figure 14 PWM Section Block

#### 3.5.1 Oscillator

The oscillator generates a fixe d frequency of 65KHz with frequency jittering of ±4% (which is ±2.6KHz) at a jittering period of 4ms.

A capacitor, a current source and a current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed, in order to achieve a very ac curate sw itching frequency. The ratio of controlled charge to discharge current is adjusted to reach a maximum duty cycle limitation of  $D_{\text{max}}$ =0.75.

Once the Soft Start period is over and when the IC goes into normal operating mode, the switching frequency of the clock is varied by the control signal from the Soft



Start block. Then the switching frequency is varied in range of  $65 \text{KHz} \pm 2.6 \text{KHz}$  at period of 4ms.

#### 3.5.2 PWM-Latch FF

The output of the oscillator block provides continuous pulse to the PWM-Latch which turns on/off the external power MOSFET. After the PWM-Latch is set, it is reset by the PWM comparator, the Soft Start comparator or the Current -Limit comparator. When it is in reset mode, the output of the gate driver is shut down immediately.

#### 3.5.3 Gate Driver



Figure 15 Gate Driver

The driver-stage is optimized to minimize EMI and to provide high circuit efficiency. This is done by reducing the switch on slope when exceeding the external power MOSFET threshold. This is achieved by a slope control of the rising edge at the gate driver's output (see Figure 16).



Figure 16 Gate Rising Slope

Thus the le ading switch on spike is minimized. Furthermore the driver circuit is designed to eliminate cross conduction of the output stage.

During power up, when VCC is below the undervoltage lockout threshold  $V_{\text{VCCoff}}$ , the output of the Gate Driver is set to low in orde r to dis able power transfer to the secondary side.

#### 3.6 Current Limiting



Figure 17 Current Limiting Block

There is a cycle by cycle peak current limiting operation realized by the Cu rrent-Limit co mparator C 10. The source cu rrent of the external power MOSF ET is sensed via an external sense resistor  $R_{\rm Sense}.$  By means of  $R_{\rm Sense}$  the source current is transformed to a sense voltage  $V_{\rm Sense}$  which is fed into the pin CS. If the voltage  $V_{\rm Sense}$  exceeds the internal threshold voltage  $V_{\rm csth}$ , the comparator C10 immediately turns off the gate drive by resetting the PWM Latch FF1.

A Prop agation Delay Comp ensation is a dded to support the immediate shut down of the external power MOSFET with very short propagation delay. Thus the influence of the AC input voltage on the maximum output power can be reduced to minimal.

In order to prevent the current limit from distortions caused by le ading edge spikes, a Lea ding Edge



Blanking is integrated in the current sense path for the comparators C10, C12 and the PWM-OP.

The output of comparator C12 is activated by the AND Gate G10 if Active Burst Mode is entered. When it is activated, the current limiting is reduced to 0.25V. This voltage level determines the maximum power level in Active Burst Mode.

Furthermore, the comparator C11 is imple mented to detect dangerous current levels which could occur if there is a short wind ing in the trainsformer or the secondary diode is shorten. To ensure that there is no accidentally en tering of the Latched Mode by the comparator C11, a 190 ns spike blank ing time is integrated in the output path of comparator C11.

#### 3.6.1 Leading Edge Blanking



Figure 18 Leading Edge Blanking

Whenever the po wer MOSF ET is s witched on, a leading edge spike is g enerated due to the primary-side capacitances and reverse recovery time of the secondary-side rectifier. This spike can cause the gate drive to switch off unin tentionally. In order to avoid a premature termination of the switching pulse, this spike is blanked out with a time constant of  $t_{\rm LEB} = 220$ ns.

#### 3.6.2 Propagation Delay Compensation



Figure 19 Current Limiting

In c ase of ov ercurrent d etection, there is alway s propagation d elay to switch off the ex ternal p ower MOSFET. An overshoot of the peak current  $I_{\text{neak}}$  is

induced to the delay, which depends on the ratio of dl/dt of the peak current (see Figure 19).

The overshoot of Signal2 is larger than of Signal1 due to the steeper rising wa veform. This c hange in the slope is depending on the AC input voltage. Propagation Delay Compensation is integrated to reduce the overshoot due to dl/dt of the rising primary current. Thus the propagation delay time between exceeding the current sense threshold  $\rm V_{csth}$  and the switching off of the external power MOSFE T is compensated over temperature within a wide range. Current Limiting is then very accurate.

For example,  $I_{peak} = 0.5A$  with  $R_{Sense} = 2$ . The current sense threshold is set to a static voltage level  $V_{csth} = 1V$  without P ropagation De lay Compensation. A current ramp of dl/dt =  $0.4A/\mu s$ , or  $dV_{Sense}/dt = 0.8V/\mu s$ , and a propagation delay time of t  $_{Propagation\ Delay} = 180$ ns leads to an  $I_{peak}$  overshoot of 14.4%. With the p ropagation delay compensation, the overshoot is only around 2% (see Figure 20).



Figure 20 Overcurrent Shutdown



Figure 21 Dynamic Voltage Threshold V<sub>csth</sub>

Version 2.0 13 6 Dec 2007



The Propagation D elay Compensation is realized by means of a dynamic threshold voltage  $V_{csth}$  (see Figure 21). In case of a steeper slope the switch off of the driver is earlier to compensate the delay.

#### 3.7 Control Unit

The Control Unit contains the functions for Active Burst Mode, Auto Restart Mode and Latched Off Mode. The Active Burst Mode and the Auto Restart Mode both have 20ms internal Blanking Time. For the Auto Restart Mode, a further extendable Blanking Time is achieved by adding external capacitor at BL pin. By means of this Blanking Time, the IC avoids entering into these two modes accidentally. Furthermore those buffer time for the overload detection is very useful for the application that works in low current but requires a short duration of high current occasionally.

#### 3.7.1 Basic and Extendable Blanking Mode



Figure 22 Basic and Extendable Blanking Mode

There are 2 kinds of Blanking mode; basic mode and the extendable mode. The basic mode has an internal pre-set 20ms blanking time while the extendable mode has e xtended bla nking time to b asic mode by connecting an external capacitor to the BL pin. For the extendable mode, the gate G5 is blocked even though the 20 ms blank ing time is reached if an external capacitor C  $_{\rm BK}$  is ad ded to BL pin. While the 20 ms

blanking time is passed, the switch S1 is op ened by G2. The n the 0.9V clamp ed vo Itage at BL p in is charged to 4.0V throug h the interna II  $_{\rm BK}$  c onstant current. Then G5 is enabled by comparator C3. After the 30us spike blanking time, the Auto Restart Mode is activated.

For example, if  $C_{BK} = 0.22uF$ ,  $I_{BK} = 13uA$ 

Blanking time = 20ms +  $C_{BK}$  x (4.0 - 0.9) /  $I_{BK}$  = 72ms

The 20ms blanking time circuit after C4 is disabled by the soft stat block such that the controller can start up properly.

The Active Burst Mode has basic blanking mode only while the Auto Restart Mode has both the basic and the extendable blanking mode.

#### 3.7.2 Active Burst Mode

The IC enters Active B urst Mo de under low loa d conditions. With the Active Burst Mode, the efficiency increases significantly at light load conditions while still maintaining a low ripple on  $V_{\text{OUT}}$  and a fast response on load jumps. During Active Bu rst Mo de, the IC is controlled by the FB s ignal. Since the IC is a lways active, it can be a very fa st response to the quick change at the FB signal. The Start up Cell is kept OFF in order to minimize the power loss.



Figure 23 Active Burst Mode

The Active Burst Mode is located in the Cont rol Unit. Figure 23 shows the related components.



#### 3.7.2.1 Entering Active Burst Mode

The FB signal is kept monitoring by the comparator C4. During no rmal ope ration, the interna I blanking time counter is reset to 0. When FB signal falls below 1.23V, it starts to count. When the counter reach 20ms and FB signal is still below 1.23V, the system enters the Active Burst Mo de. T his time w indow p revents a s udden entering into the Active Burst Mode due to large load jumps.

After entering Active Burst Mode, a burst flag is set and the internal bias is switched off in o rder to reduce the current consumption of the IC to approx. 450uA.

It needs the application to enforce the VCC voltage above the Undervoltage Lockout level of 10.5V such that the Startup Cell will not be switch ed on accidentally. Or otherwise the power loss will increase drastically. The minimum VCC level during Active Burst Mode depends on the load condition and the application. The lowest VCC level is reached at no load condition.

#### 3.7.2.2 Working in Active Burst Mode

After entering the Active B urst Mode, the FB v oltage rises as V  $_{\rm OUT}$  starts to dec rease, which is  $\,$  due to the inactive PWM section. The comparator C6a monitors the FB signal. If the voltage level is larger than 3.5V, the internal circuit will be activated; the Internal Bias circuit resumes a nd starts to provide s witching pu lse. In Active Burst Mode the g ate G10 is relea sed and the current limit is reduced to 0.25 V. In on e hand, it can reduce the conduction loss and the other hand, it can reduce the audible noise. If the load at  $V_{\text{OUT}}$  is still kept unchanged, the FB signal will drop to 3.0V. At this level the C6b dea ctivates the internal circu it a gain by switching off the internal Bias. The gate G11 is active again as the burst flag is set after entering Active Burst Mode. In Active Burst Mode, the FB voltage is changing like a saw tooth between 3.0V and 3.5V (see Figure 24).

#### 3.7.2.3 Leaving Active Burst Mode

The FB voltage will increase immediately if there is a high load jump. This is observed by the comparator C4. As the c urrent limit is ap p. 25% d uring Ac tive Bu rst Mode, a certain load jump is needed so that the FB signal can exceed 4.0V. At that time the comparator C4 resets t he Ac tive Bu rst Mode co ntrol which i n t urn blocks the comparator C12 by the gate G10. The maximum cur rent can then be resumed to stabilize  $V_{\text{OUT}}$ .



Figure 24 Signals in Active Burst Mode



#### 3.7.3 Protection Modes

The IC provides several protection features which are separated into two categories. Some enter Latched Off Mode and the others enter Auto Restart Mode. Besides the pre-de fined protection feature for the La tch off mode, there is also an external Latch off Enable pin for customer define d L atch off protection fe atures. The Latched Off Mode can only be reset if VCC falls below 6.23V. Both modes prevent the SMPS from destructive states. The following tab les hows the relations hip between possible sy stem fa ilures and the chosen protection modes.

| VCC Overvoltage           | Latched Off Mode  |
|---------------------------|-------------------|
| Overtemperature           | Latched Off Mode  |
| Short Winding/Short Diode | Latched Off Mode  |
| BL pin < 0.25V            | Latched Off Mode  |
| Overload A                | uto Restart Mode  |
| Open Loop                 | Auto Restart Mode |
| VCC Undervoltage          | Auto Restart Mode |
| Short Optocoupler         | Auto Restart Mode |

#### 3.7.3.1 Latched Off Mode



Figure 25 Latched Off Mode

The VCC voltage is observed by comparator C1. If the VCC voltage is > 25.5V, the overvoltage detection is activated. It enters the latch off mode.

The internal Voltage Reference is switched off most of the time once Latched Off Mode is entered in order to minimize the cu rrent co nsumption of the IC. This Latched Off Mode can only be reset if the  $V_{VCC}$  < 6.23V. In this mode, only the UVLO is working which controls the Startup Cell by switching on/off at V<sub>VCConf</sub>/V<sub>VCCoff</sub>. During this phase, the average current consumption is only 250µA. As there is no longer a self-supply by the auxiliary winding, the VCC drops . The Undervoltage Lockout switches on the integrated Startup Cell when VCC falls below 10.5V. The Startup Cell is switched off again when VCC has exceeded 18V. Once the Latched Off Mo de was entered, there is no Start Up P hase whenever the VCC exceeds the switch-on level of the Undervoltage Lo ckout. Therefore the VCC vo Itage changes between the switch-on and switch-off levels of the Undervoltage Lockout with a saw tooth shape (see Figure 26).



Figure 26 Signals in Latched Off Mode

The Th ermal Sh utdown bloc k monitors the junc tion temperature of the IC. A  $\,$  fter de tecting a junc tion temperature high er than la tched thermal sh utdown temperature;  $T_{\rm jSD},$  the Latched Off Mode is entered.

The signals coming from the temperature detection and VCC overvoltage detection are fed into a spike blanking with a time constant of  $30\mu s$  in order to ensure the system reliability.

Furthermore, a s hort windin g or sho rt dio de on the secondary side can be detected by the comparator C11 which is in parallel to the prop agation delay compensated current limit comparator C10. In normal operating mod e, comp arator C10 con trols the maximum level of the CS signal at 1.06V. If there is a



failure such as short winding or short diode, C10 is no longer able to limit the CS signal at 1.06V. Instead the comparator C1 1 de tects the pe ak c urrent voltage > 1.66V and enters the Latched Off Mode immediately in order to keep the SMPS in a safe stage.

In c ase the p re-defined L atch O ff features are not sufficient, there is a customer defined external L atch Enable feature. The Latch Off Mode can be triggered by pulling down the BL pin to < 0.25V. It can simply add a trigger signal to the base of the externally added transistor, T  $_{LE}$  at the BL pin . To ensure this latch function will not be mis-triggered during start up, a 1ms delay time is implemented to blank the unstable signal.

3.7.3.2 Auto Restart Mode



Figure 27 Auto Restart Mode

In case of Ov erload or Open Loop, the FB exceeds 4.0V which will be observed by comparator C4. Then the internal blanking counter starts to count. When it reaches 20ms, the switch S1 is released. Then the clamped voltage 0.9V at  $V_{\text{BL}}$  can increase. When there is no external capacitor  $C_{BK}$  connected, the V  $_{BL}$  will reach 4.0V immediately. When both the input signals at AND gate G5 is positive, the Auto-Restart Mode will be activated after the extra spike blanking time of 30us is elapsed. However, whe n an extra blank ing time is needed, it c an be ach leved by add ing an external capacitor,  $C_{BK}$ . A constant current source of  $I_{BK}$  will start to charge the capacitor C<sub>BK</sub> from 0.9V to 4.0V after the switch S1 is released. The charging time from 0.9V to 4.0V are the extendable blanking time. If  $C_{BK}$  is 0.22uF and I<sub>RK</sub> is 13uA, the extendable blanking time is around 52ms and the total blanking time is 72ms. In combining the FB and blanking time, there is a blanking window

generated which p revents the s ystem to enter A uto Restart Mode due to large load jumps.

In case of VCC undervoltage, the IC enters in to the Auto Restart Mode and starts a new startup cycle.

Short Optocoupler also leads to VCC undervoltage as there is no se If sup ply after activating the internal reference and bias.

In contrast to the Latched Off Mode, there is always a Startup Ph ase with switching cycles in Auto Restart Mode. After this Start U p P hase, the conditions are again checked whether the failure mode is still present. Normal operation is resumed once the failure mode is removed that had caused the Auto Restart Mode.



#### 4 Electrical Characteristics

Note: All voltages are measured with respect to ground (Pin 8). The voltage levels are valid if other ratings are not violated.

#### 4.1 Absolute Maximum Ratings

Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. For the same reason make sure, that any capacitor that will be connected to pin 7 (VCC) is discharged before assembling the application circuit.

| Parameter                            | Symbol           | Limi | Limit Values |     | Remarks                        |
|--------------------------------------|------------------|------|--------------|-----|--------------------------------|
|                                      |                  | min. | max.         |     |                                |
| HV Voltage                           | $V_{HV}$         | -5   | 00           | V   |                                |
| VCC Supply Voltage                   | V <sub>VCC</sub> | -0.3 | 27           | V   |                                |
| FB Voltage                           | $V_{FB}$         | -0.3 | 5.0          | V   |                                |
| CS Voltage                           | V <sub>CS</sub>  | -0.3 | 5.0          | V   |                                |
| Junction Temperature                 | $T_{\rm j}$      | -40  | 150          | °C  |                                |
| Storage Temperature                  | $T_{S}$          | -55  | 150          | °C  |                                |
| Thermal Resistance Junction -Ambient | $R_{thJA}$       | -1   | 85           | K/W |                                |
| ESD Capability (incl. Drain Pin)     | V <sub>ESD</sub> | -    | 2            | kV  | Human body model <sup>1)</sup> |

<sup>1)</sup> According to EIA/JESD22-A114-B (discharging a 100pF capacitor through a 1.5kΩ series resistor)

#### 4.2 Operating Range

Note: Within the operating range the IC operates as described in the functional description.

| Parameter                          | Symbol            | Limit Values |      | Unit | Remarks                                                  |  |
|------------------------------------|-------------------|--------------|------|------|----------------------------------------------------------|--|
|                                    |                   | min.         | max. |      |                                                          |  |
| VCC Supply Voltage                 | V <sub>VCC</sub>  | $V_{VCCoff}$ | 26   | V    |                                                          |  |
| Junction Temperature of Controller | T <sub>jCon</sub> | -25          | 130  | °C   | Max value limited due to thermal shut down of controller |  |

Version 2.0 18 6 Dec 2007



#### 4.3 Characteristics

#### 4.3.1 Supply Section

Note: The electrical characteristics involve the spread of values within the specified supply voltage and junction temperature range  $T_J$  from - 25 °C to 125 °C. Typical values represent the median values, which are related to 25 °C. If not otherwise stated, a supply voltage of  $V_{\rm CC}$  = 18 V is assumed.

| Parameter                                                                     | Symbol                                         | Limit Values     |                     |                   | Unit        | Test Condition                                   |
|-------------------------------------------------------------------------------|------------------------------------------------|------------------|---------------------|-------------------|-------------|--------------------------------------------------|
|                                                                               |                                                | min.             | typ.                | max.              |             |                                                  |
| Start Up Current                                                              | I <sub>VCCstart</sub>                          | -                | 150                 | 250               | μА          | V <sub>VCC</sub> =16.5V                          |
| VCC Charge Current                                                            | I <sub>VCCcharge1</sub>                        |                  |                     | 5.0               | mA          | V <sub>VCC</sub> = 0V                            |
|                                                                               | I <sub>VCCcharge2</sub>                        | 0.55             | 0.90                | 1.60              | mA          | V <sub>VCC</sub> = 1V                            |
|                                                                               | I <sub>VCCcharge3</sub>                        | -0               | .7                  | -m                | Α           | V <sub>VCC</sub> =16.5V                          |
| Leakage Current of<br>Start Up Cell                                           | I <sub>StartLeak</sub>                         | -0               | .2                  | 50                | μА          | V <sub>HV</sub> = 450V,<br>V <sub>VCC</sub> =18V |
| Supply Current with Inactive Gate                                             | I <sub>VCCsup1</sub>                           | -1               | .5                  | 2.5               | mA          |                                                  |
| Supply Current with Active Gate                                               | I <sub>VCCsup2</sub>                           | -2               | .5                  | 4.2               | mA          | I <sub>FB</sub> = 0A, C <sub>Load</sub> =1nF     |
| Supply Current in Latched Off Mode                                            | I <sub>VCClatch</sub>                          | -2               | 50                  | -                 | μА          | I <sub>FB</sub> = 0A                             |
| Supply Current in<br>Auto Restart Mode with Inactive<br>Gate                  | I <sub>VCCrestart</sub>                        | -2               | 50                  | -                 | μА          | I <sub>FB</sub> = 0A                             |
| Supply Current in Active Burst                                                | I <sub>VCCburst1</sub>                         | -                | 450                 | 950               | μΑ          | V <sub>FB</sub> = 2.5V                           |
| Mode with Inactive Gate                                                       | I <sub>VCCburst2</sub>                         | -                | 450                 | 950               | μΑ          | $V_{\rm VCC}$ = 11.5V, $V_{\rm FB}$ = 2.5V       |
| VCC Turn-On Threshold<br>VCC Turn-Off Threshold<br>VCC Turn-On/Off Hysteresis | $V_{ m VCCon} \ V_{ m VCCoff} \ V_{ m VCChys}$ | 17.0<br>9.8<br>- | 18.0<br>10.5<br>7.5 | 19.0<br>11.2<br>- | V<br>V<br>V |                                                  |

#### 4.3.2 Internal Voltage Reference

| Parameter                 | Symbol    | Limit Values |      | Unit | Test Condition |                                 |
|---------------------------|-----------|--------------|------|------|----------------|---------------------------------|
|                           |           | min.         | typ. | max. |                |                                 |
| Trimmed Reference Voltage | $V_{REF}$ | 4.90         | 5.00 | 5.10 | V              | measured at pin FB $I_{FB} = 0$ |

Version 2.0 19 6 Dec 2007



#### 4.3.3 PWM Section

| Parameter                                 | Symbol                   |      | Limit Values |      |     | Test Condition                                |
|-------------------------------------------|--------------------------|------|--------------|------|-----|-----------------------------------------------|
|                                           |                          | min. | typ.         | max. |     |                                               |
| Fixed Oscillator Frequency                | f <sub>OSC1</sub>        | 56.5 | 65           | 73.7 | kHz |                                               |
|                                           | f <sub>OSC2</sub>        | 59.8 | 65.0         | 70.2 | kHz | <i>T</i> <sub>j</sub> = 25°C                  |
| Frequency Jittering Range                 | f <sub>jitter</sub>      | -±   | 2.6          | -k   | Hz  | <i>T</i> <sub>j</sub> = 25°C                  |
| Max. Duty Cycle                           | D <sub>max</sub>         | 0.70 | 0.75         | 0.80 |     |                                               |
| Min. Duty Cycle                           | D <sub>min</sub>         | 0-   |              | -    |     | V <sub>FB</sub> < 0.3V                        |
| PWM-OP Gain                               | $A_{ m V}$               | 3.0  | 3.2          | 3.4  |     |                                               |
| Voltage Ramp Offset                       | V <sub>Offset-Ramp</sub> | -0   | .6           | -    | V   |                                               |
| V <sub>FB</sub> Operating Range Min Level | V <sub>FBmin</sub>       | -0   | .5           | -V   |     |                                               |
| V <sub>FB</sub> Operating Range Max level | V <sub>FBmax</sub>       | -    | -            | 4.3  | V   | CS=1V, limited by Comparator C4 <sup>1)</sup> |
| FB Pull-Up Resistor                       | R <sub>FB</sub>          | 9    | 15.4         | 22   | kΩ  |                                               |

<sup>1)</sup> The parameter is not subjected to production test - verified by design/characterization

#### 4.3.4 Soft Start time

| Parameter       | Symbol          | Limit Values |      |      | Unit | Test Condition |
|-----------------|-----------------|--------------|------|------|------|----------------|
|                 |                 | min.         | typ. | max. |      |                |
| Soft Start time | t <sub>SS</sub> | -            | 20   | -    | ms   |                |

Version 2.0 20 6 Dec 2007



#### 4.3.5 Control Unit

| Parameter                                                                       | Symbol              | Limit Values |      |      | Unit | Test Condition                                              |
|---------------------------------------------------------------------------------|---------------------|--------------|------|------|------|-------------------------------------------------------------|
|                                                                                 |                     | min.         | typ. | max. |      |                                                             |
| Clamped V <sub>BL</sub> voltage during<br>Normal Operating Mode                 | $V_{BLcImp}$        | 0.85         | 0.90 | 0.95 | V    | V <sub>FB</sub> = 4V                                        |
| Blanking time voltage limit for Comparator C3                                   | V <sub>BKC3</sub>   | 3.85         | 4.00 | 4.15 | V    |                                                             |
| Over Load & Open Loop Detection<br>Limit for Comparator C4                      | $V_{\rm FBC4}$      | 3.85         | 4.00 | 4.15 | V    |                                                             |
| Active Burst Mode Level for Comparator C5                                       | V <sub>FBC5</sub>   | 1.12         | 1.23 | 1.34 | V    |                                                             |
| Active Burst Mode Level for Comparator C6a                                      | $V_{FBC6a}$         | 3.35         | 3.50 | 3.65 | V    | After Active Burst<br>Mode is entered                       |
| Active Burst Mode Level for Comparator C6b                                      | V <sub>FBC6b</sub>  | 2.88         | 3.00 | 3.12 | V    | After Active Burst<br>Mode is entered                       |
| Overvoltage Detection Limit                                                     | V <sub>VCCOVP</sub> | 24.5         | 25.5 | 26.5 | V    |                                                             |
| Latch Enable level at BL pin                                                    | V <sub>LE</sub>     | 0.17         | 0.25 | 0.33 | V    | > 30µs                                                      |
| Charging current at BL pin                                                      | I <sub>BK</sub>     | 9.1          | 13.0 | 16.9 | μА   | Charge starts after the built-in 20ms blanking time elapsed |
| Latched Thermal Shutdown <sup>1)</sup>                                          | $T_{\rm jSD}$       | 130          | 140  | 150  | °C   |                                                             |
| Built-in Blanking Time for<br>Overload Protection or enter<br>Active Burst Mode | t <sub>BK</sub>     | -            | 20   | -    | ms   | without external capacitor at BL pin                        |
| Inhibit Time for Latch Enable function during Start up                          | t <sub>IHLE</sub>   | -            | 1.0  | -    | ms   | After IC turns on                                           |
| Spike Blanking Time before Latch off or Auto Restart Protection                 | t <sub>Spike</sub>  | -3           | 0    | -    | μS   |                                                             |
| Power Down Reset for<br>Latched Mode                                            | V <sub>VCCPD</sub>  | 5.2          | 6.23 | 7.8  | V    | After Latched Off Mode is entered                           |

<sup>1)</sup> The parameter is not subjected to production test - verified by design/characterization. The thermal shut down temperature refers to the junction temperature of the controller.

Note: The trend of all the voltage levels in the Control Unit is the same regarding the deviation except  $V_{VCCOVP}$  and  $V_{VCCPD}$ 

Version 2.0 21 6 Dec 2007



#### 4.3.6 Current Limiting

| Parameter                                         | Symbol               | Limit Values |      |      | Unit | Test Condition                                      |
|---------------------------------------------------|----------------------|--------------|------|------|------|-----------------------------------------------------|
|                                                   |                      | min.         | typ. | max. |      |                                                     |
| Peak Current Limitation (incl. Propagation Delay) | $V_{\rm csth}$       | 0.99         | 1.06 | 1.13 | V    | $dV_{\text{sense}}/dt = 0.6V/\mu s$ (see Figure 20) |
| Peak Current Limitation during Active Burst Mode  | V <sub>CS2</sub>     | 0.21         | 0.25 | 0.31 | V    |                                                     |
| Leading Edge Blanking                             | $t_{LEB}$            | -2           | 20   | -    | ns   |                                                     |
| CS Input Bias Current                             | I <sub>CSbias</sub>  | -1.5         | -0.2 | -    | μА   | V <sub>CS</sub> =0V                                 |
| Over Current Detection for<br>Latched Off Mode    | V <sub>CS1</sub>     | 1.57         | 1.66 | 1.76 | V    |                                                     |
| CS Spike Blanking for<br>Comparator C11           | t <sub>CSspike</sub> | -1           | 90   | -    | ns   |                                                     |

#### 4.3.7 Driver Section

| Parameter                                | Symbol         | Limit Values |      |      | Unit | Test Condition                                                                |
|------------------------------------------|----------------|--------------|------|------|------|-------------------------------------------------------------------------------|
|                                          |                | min.         | typ. | max. |      |                                                                               |
| GATE Low Voltage                         | $V_{GATElow}$  |              |      | 1.2  | V    | $V_{\text{VCC}} = 5 \text{ V}$ $I_{\text{Gate}} = 1 \text{ mA}$               |
|                                          |                |              |      | 1.5  | V    | $V_{VCC} = 5 \text{ V}$ $I_{Gate} = 5 \text{ mA}$                             |
|                                          |                | -0           | .8   | -V   |      | I <sub>Gate</sub> = 0 A                                                       |
|                                          |                | -1           | .6   | 2.0  | V    | I <sub>Gate</sub> = 20 mA                                                     |
|                                          |                | -0.2         | 0.2  | -    | V    | I <sub>Gate</sub> = -20 mA                                                    |
| GATE High Voltage                        | $V_{GATEhigh}$ | -1           | 0.0  | -    | V    | $V_{\text{VCC}} = 26V$<br>$C_{\text{L}} = 680 \text{pF}$                      |
|                                          |                | -9           | .0   | -V   |      | $V_{\text{VCC}} = 15\text{V}$<br>$C_{\text{L}} = 680\text{pF}$                |
|                                          |                | -8           | .0   | -V   |      | $V_{\text{VCC}} = V_{\text{VCCoff}} + 0.2V$<br>$C_{\text{L}} = 680 \text{pF}$ |
| GATE Rise Time (incl. Gate Rising Slope) | $t_{\sf rise}$ | -1           | 50   | -n   | S    | $V_{\text{Gate}} = 2V9V^{1)}$<br>$C_{\text{L}} = 680 \text{pF}$               |
| GATE Fall Time                           | $t_{fall}$     | -5           | 5    | -    | ns   | $V_{\text{Gate}} = 9V \dots 2V^{1)}$<br>$C_{\text{L}} = 680 \text{pF}$        |
| GATE Current, Peak,<br>Rising Edge       | $I_{GATE}$     | -0.17        | -    | -    | А    | C <sub>L</sub> = 680pF <sup>2)</sup>                                          |
| GATE Current, Peak,<br>Falling Edge      | $I_{GATE}$     | -            | -    | 0.39 | А    | $C_{\rm L} = 680 {\rm pF}^{2)}$                                               |

<sup>1)</sup> Transient reference value

Version 2.0 22 6 Dec 2007

<sup>&</sup>lt;sup>2)</sup> The parameter is not subjected to production test - verified by design/characterization



**Outline Dimension** 

## **5** Outline Dimension



Figure 28 PG-DSO-8 (PB-free Plating Plastic Dual Small Outline)

Dimensions in mm

Version 2.0 23 6 Dec 2007



Marking

## 6 Marking



Figure 29 Marking for ICE3BS03LJG

## **Total Quality Management**

Qualität hat für uns eine umfassende Bedeutung. Wir wollen allen Ihren Ansprüchen in der bestmöglichen Weise gerecht werden. Es geht uns also nicht nur um die Produktqualität – unsere Anstrengungen gelten gleichermaßen der Lieferqualität und Logistik, dem Service und Support sowie allen sonstigen Beratungs- und Betreuungsleistungen.

Dazu gehört eine bestimmte Geisteshaltung unserer Mitarbeiter. Total Quality im Denken und Handeln gegenüber Kollegen, Lieferanten und Ihnen, unserem Kunden. Unsere Leitlinie ist jede Aufgabe mit "Null Fehlern" zu lösen – in offener Sichtweise auch über den eigenen Arbeitsplatz hinaus – und uns ständig zu verbessern.

Unternehmensweit orientieren wir uns dabei auch an "top" (Time Optimized Processes), um Ihnen durch größere Schnelligkeit den entscheidenden Wettbewerbsvorsprung zu verschaffen.

Geben Sie uns die Chance, hohe Leistung durch umfassende Qualität zu beweisen.

Wir werden Sie überzeugen.

Quality takes on an allencompassing significance at Semiconductor Group. For us it means living up to each and every one of your demands in the best possible way. So we are not only concerned with product quality. We direct our efforts equally at quality of supply and logistics, service and support, as well as all the other ways in which we advise and attend to you.

Part of this is the very special attitude of our staff. Total Quality in thought and deed, towards co-workers, suppliers and you, our customer. Our guideline is "do everything with zero defects", in an open manner that is demonstrated beyond your immediate workplace, and to constantly improve.

Throughout the corporation we also think in terms of Time Optimized Processes (top), greater speed on our part to give you that decisive competitive edge.

Give us the chance to prove the best of performance through the best of quality – you will be convinced.

http://www.infineon.com