SCAS188A - MAY 1991 - REVISED APRIL 1996

- Members of the Texas Instruments
  Widebus™ Family
- Inputs Are TTL-Voltage Compatible
- Independent Registers for A and B Buses
- Inverting Data Path
- Multiplexed Real-Time and Stored Data
- Flow-Through Architecture Optimizes PCB Layout
- Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise
- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) 1-µm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) Packages Using 25-mil Center-to-Center Pin Spacings and 380-mil Fine-Pitch Ceramic Flat (WD) Packages Using 25-mil Center-to-Center Pin Spacings

#### description

The 'ACT16648 are 16-bit bus transceivers that consist of D-type flip-flops and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. The devices can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 74ACT16648.

54ACT16648 . . . WD PACKAGE 74ACT16648 . . . DL PACKAGE (TOP VIEW)



Output-enable (OE) and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when  $\overline{OE}$  is low. In the isolation mode ( $\overline{OE}$  high), A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

The 74ACT16648 is packaged in TI's shrink small-outline package, which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.



## 54ACT16648, 74ACT16648 16-BIT TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCAS188A - MAY 1991 - REVISED APRIL 1996

#### description (continued)

The 54ACT16648 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The 74ACT16648 is characterized for operation from  $-40^{\circ}$ C to 85°C.

## FUNCTION TABLE (each 8-bit section)

|    |     | INPUTS     |            |     |     | DAT                      | A I/O                    | OPERATION OR FUNCTION                 |  |  |
|----|-----|------------|------------|-----|-----|--------------------------|--------------------------|---------------------------------------|--|--|
| OE | DIR | CLKAB      | CLKBA      | SAB | SBA | A1-A8                    | B1-B8                    | OPERATION OR FUNCTION                 |  |  |
| Х  | Х   | 1          | Х          | Х   | Х   | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup>   |  |  |
| Х  | X   | Χ          | $\uparrow$ | X   | X   | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup>   |  |  |
| Н  | Χ   | $\uparrow$ | $\uparrow$ | X   | X   | Input                    | Input                    | Store A and B data                    |  |  |
| Н  | Χ   | L          | L          | X   | X   | Input disabled           | Input disabled           | Isolation, hold storage               |  |  |
| L  | L   | Χ          | Χ          | X   | L   | Output                   | Input                    | Real-time B data to A bus             |  |  |
| L  | L   | Χ          | L          | X   | Н   | Output                   | Input                    | Stored B data to A bus                |  |  |
| L  | Н   | Х          | X          | L   | X   | Input                    | Output                   | Real-time A data to B bus             |  |  |
| L  | Н   | L          | X          | Н   | X   | Input                    | Output                   | Stored $\overline{A}$ data to $B$ bus |  |  |

<sup>†</sup> The data-output functions may be enabled or disabled by a variety of level combinations at  $\overline{\text{OE}}$  and DIR. Data-input functions are always enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.



SCAS188A - MAY 1991 - REVISED APRIL 1996



Figure 1. Bus-Management Functions



### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## logic diagram (positive logic)



**To Seven Other Channels** 





### 54ACT16648, 74ACT16648 16-BIT TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCAS188A - MAY 1991 - REVISED APRIL 1996

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                              | 0.5 V to 7 V                            |
|----------------------------------------------------------------------------------------------------|-----------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)–0.                                                | $5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Output voltage range, V <sub>O</sub> (see Note 1)–0.                                               | $5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                                      | ±20 mA                                  |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> )    | ±50 mA                                  |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                         | ±50 mA                                  |
| Continuous current through V <sub>CC</sub> or GND                                                  | ±400 mA                                 |
| Maximum package power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2): DL package | 1.4 W                                   |
| Storage temperature range, T <sub>Sto</sub>                                                        | 65°C to 150°C                           |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 3)

|                |                                    | 54ACT16684 |     |     | 74  | UNIT |     |      |
|----------------|------------------------------------|------------|-----|-----|-----|------|-----|------|
|                |                                    | MIN        | NOM | MAX | MIN | NOM  | MAX | UNIT |
| Vcc            | Supply voltage                     | 4.5        | 5   | 5.5 | 4.5 | 5    | 5.5 | V    |
| VIH            | High-level input voltage           | 2          |     | 7   | 2   |      |     | V    |
| VIL            | Low-level input voltage            |            | 3   | 0.8 |     |      | 0.8 | V    |
| ٧ <sub>I</sub> | Input voltage                      | 0          | PA  | VCC | 0   |      | VCC | V    |
| ۷o             | Output voltage                     | 0          | 7   | VCC | 0   |      | VCC | V    |
| loh            | High-level output current          |            | 2   | -24 |     |      | -24 | mA   |
| loL            | Low-level output current           |            | 5   | 24  |     |      | 24  | mA   |
| Δt/Δν          | Input transition rise or fall rate | 0.         |     | 10  | 0   |      | 10  | ns/V |
| TA             | Operating free-air temperature     | -55        |     | 125 | -40 |      | 85  | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

SCAS188A - MAY 1991 - REVISED APRIL 1996

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                | TER TEST CONDITIONS $V_{CC}$ $T_A = 25^{\circ}C$              |       |      |     | 54ACT | 16648                                    | 74ACT16648 |      | UNIT |     |  |
|------------------|----------------|---------------------------------------------------------------|-------|------|-----|-------|------------------------------------------|------------|------|------|-----|--|
|                  |                | TEST CONDITIONS                                               | *66   | MIN  | TYP | MAX   | MIN                                      | MAX        | MIN  | MAX  | ONT |  |
|                  |                | - FO A                                                        |       | 4.4  |     |       | 4.4                                      |            | 4.4  |      |     |  |
|                  |                | I <sub>OH</sub> = -50 μA                                      | 5.5 V | 5.4  |     |       | 5.4                                      |            | 5.4  |      |     |  |
| Vон              |                | I <sub>OH</sub> = -24 mA                                      | 4.5 V | 3.94 |     |       | 3.8                                      |            | 3.8  |      | V   |  |
|                  |                | 10H = -24 IIIA                                                | 5.5 V | 4.94 |     |       | 4.8                                      |            | 4.8  |      |     |  |
|                  |                | I <sub>OH</sub> = -75 mA <sup>†</sup>                         | 5.5 V |      |     |       | 3.85                                     |            | 3.85 |      |     |  |
|                  |                | I <sub>OL</sub> = 50 μA                                       | 4.5 V |      |     | 0.1   |                                          | 0.1        |      | 0.1  |     |  |
|                  |                | ΙΟΣ = 30 μΑ                                                   | 5.5 V |      |     | 0.1   |                                          | 0.1        |      | 0.1  | V   |  |
| VOL              |                | 10 24 mA                                                      | 4.5 V |      |     | 0.36  |                                          | 0.44       |      | 0.44 |     |  |
|                  |                | I <sub>OL</sub> = 24 mA                                       | 5.5 V |      |     | 0.36  |                                          | 0.44       |      | 0.44 |     |  |
|                  |                | I <sub>OL</sub> = 75 mA <sup>†</sup>                          | 5.5 V |      |     |       | ζ),                                      | 1.65       |      | 1.65 |     |  |
| IĮ               | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5.5 V |      |     | ±0.1  | $g_{Q_{\zeta}}$                          | ±1         |      | ±1   | μΑ  |  |
| loz <sup>‡</sup> | A or B ports   | $V_O = V_{CC}$ or GND                                         | 5.5 V |      |     | ±0.5  | J. J | ±5         |      | ±5   | μΑ  |  |
| Icc              |                | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V |      |     | 8     |                                          | 80         |      | 80   | μΑ  |  |
| ΔlCC§            |                | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V |      |     | 0.9   |                                          | 1          |      | 1    | mA  |  |
| Ci               | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V   |      | 4   |       |                                          |            |      |      | pF  |  |
| C <sub>io</sub>  | A or B ports   | $V_O = V_{CC}$ or GND                                         | 5 V   |      | 12  |       |                                          |            |      |      | pF  |  |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 2)

|                 |                                                | $T_A = 1$ | 25°C | 54ACT      | 16648 | 74ACT | 16648 | UNIT |
|-----------------|------------------------------------------------|-----------|------|------------|-------|-------|-------|------|
|                 |                                                | MIN       | MAX  | MIN        | MAX   | MIN   | MAX   | UNIT |
| fclock          | Clock frequency                                | 0         | 75   | 0          | 75    | 0     | 75    | MHz  |
| t <sub>W</sub>  | Pulse duration, CLKAB or CLKBA high or low     | 6.5       |      | 6.5        | JEW.  | 6.5   |       | ns   |
| t <sub>su</sub> | Setup time, A before CLKAB↑ or B before CLKBA↑ | 4.5       |      | 4.5        | 7,    | 4.5   |       | ns   |
| t <sub>h</sub>  | Hold time, A after CLKAB↑ or B after CLKBA↑    | 1         |      | <b>?</b> 1 |       | 1     |       | ns   |

 $<sup>\</sup>mbox{\ensuremath{\mbox{\sc For I/O}}}$  ports, the parameter  $\mbox{\sc I}_{\mbox{\sc OZ}}$  includes the input leakage current.

<sup>§</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC.

## 54ACT16648, 74ACT16648 16-BIT TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCAS188A - MAY 1991 - REVISED APRIL 1996

## switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM                    | TO<br>(OUTPUT) | T,  | λ = 25°C | ;    | 54ACT | 16648 | 74ACT | UNIT |      |
|------------------|-------------------------|----------------|-----|----------|------|-------|-------|-------|------|------|
| PARAMETER        | (INPUT)                 |                | MIN | TYP      | MAX  | MIN   | MAX   | MIN   | MAX  | UNIT |
| f <sub>max</sub> |                         |                | 75  |          |      | 75    |       | 75    |      | MHz  |
| tPLH             | A or B                  | B or A         | 2.4 | 7.2      | 9.8  | 2.4   | 11    | 2.4   | 11   | ns   |
| t <sub>PHL</sub> | A or B                  | B 01 A         | 3.8 | 7.7      | 10.1 | 3.8   | 11.2  | 3.8   | 11.2 | 115  |
| <sup>t</sup> PZH | ŌĒ                      | A or B         | 2.9 | 7.9      | 10.7 | 2.9   | 12    | 2.9   | 12   | ns   |
| tpzL             | OE                      | AOIB           | 3.6 | 9.1      | 12.1 | 3.6   | 13.7  | 3.6   | 13.7 | 115  |
| t <sub>PHZ</sub> | ŌĒ                      | A or B         | 5.2 | 8.1      | 9.7  | 5.2   | 10.4  | 5.2   | 10.4 | ns   |
| tPLZ             |                         |                | 4.7 | 7.3      | 9.1  | 4.7   | 9.9   | 4.7   | 9.9  |      |
| t <sub>PLH</sub> | CLKBA or CLKAB          | A or B         | 4.4 | 8.5      | 11.3 | 4.4   | 12.7  | 4.4   | 12.7 | ns   |
| tpHL             |                         |                | 4.6 | 8.8      | 11.4 | 4.6   | 12.7  | 4.6   | 12.7 | 115  |
| tPLH             | SBA or SAB†             | A or B         | 3.8 | 7.5      | 10   | 3.8   | 11.3  | 3.8   | 11.3 | ns   |
| t <sub>PHL</sub> | (with A or B high)      | AOIB           | 5.1 | 11.4     | 12.7 | 5.1   | 16.6  | 5.1   | 16.6 | 115  |
| <sup>t</sup> PLH | SBA or SAB <sup>†</sup> | A or B         | 4.5 | 10.6     | 13.9 | 4.5   | 15.8  | 4.5   | 15.8 | ns   |
| t <sub>PHL</sub> | (with A or B low)       | AOIB           | 4.3 | 8.3      | 10.8 | 4.3   | 11.9  | 4.3   | 11.9 | 115  |
| <sup>t</sup> PZH | DIR                     | A or P         | 2.8 | 7.8      | 10.7 | 2.8   | 11.9  | 2.8   | 11.9 | 20   |
| tpzL             | DIR                     | IR A or B      | 3.7 | 9.3      | 12.2 | 3.7   | 13.7  | 3.7   | 13.7 | ns   |
| t <sub>PHZ</sub> | DIR                     | A or B         | 4.6 | 8.6      | 10.9 | 4.6   | 11.5  | 4.6   | 11.5 | ns   |
| tPLZ             | DIK                     | DIR A or B     | 4   | 7.4      | 9.7  | 4     | 10.4  | 4     | 10.4 | 119  |

<sup>†</sup> These parameters are measured with the internal output state of the storage registers opposite that of the bus input.

## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                 | PARAMETER                                     | TEST CO          | TYP             | UNIT        |    |     |
|-----------------|-----------------------------------------------|------------------|-----------------|-------------|----|-----|
| C <sub>pd</sub> | Dower dissination canacitance per transcriver | Outputs enabled  | C 50 pF         | f = 1 MHz   | 63 | , r |
|                 | Power dissipation capacitance per transceiver | Outputs disabled | $C_L = 50 pF$ , | I = I IVINZ | 14 | рF  |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_{\rm O} = 50 \ \Omega$ ,  $t_{\rm f} = 3 \ \rm ns$ ,  $t_{\rm f} = 3 \ \rm ns$ .
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated