

# 54ACTQ/74ACTQ16373 16-Bit Transparent Latch with TRI-STATE® Outputs

## **General Description**

The 'ACTQ16373 contains sixteen non-inverting latches with TRI-STATE outputs and is intended for bus oriented applications. The device is byte controlled. The flip-flops appear transparent to the data when the Latch Enable (LE) is HIGH. When LE is low, the data that meets the setup time is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the outputs are in high Z state. The 'ACTQ16373 utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series<sup>TM</sup> features GTOTM output control for superior performance.

#### **Features**

- Utilizes NSC FACT Quiet Series technology
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin output skew
- Separate control logic for each byte
- 16-bit version of the 'ACTQ373
- Outputs source/sink 24 mA
- Additional specs for Multiple Output Switching
- Output Loading specs for both 50 pF and 250 pF loads

# **Logic Symbol**



#### **Pin Description**

| Pin Names                       | Description                      |
|---------------------------------|----------------------------------|
| ŌĒn                             | Output Enable Input (Active Low) |
| LE <sub>n</sub>                 | Latch Enable Input               |
| l <sub>0</sub> -l <sub>15</sub> | Inputs                           |
| O <sub>0</sub> -O <sub>15</sub> | Outputs                          |

## **Connection Diagram**

# Pin Assignment for SSOP and CERPAK



TL/F/10934-2

RI-STATE® is a registered trademark of National Semiconductor Corporation. ACT™. FACT Quiet Series™ and GTO™ are trademarks of National Semiconductor Corporation

## **Functional Description**

The 'ACTQ16373 contains sixteen D-type latches with TRI-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the Latch Enable (LEn) input is HIGH, data on the D<sub>n</sub> enters the latches. In this condition the latches are transparent, i.e., a latch output will change states each time its D input changes. When LE<sub>n</sub> is LOW, the latches store information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE<sub>n</sub>. The TRI-STATE standard outputs are controlled by the Output Enable  $(\overline{OE}_n)$  input. When  $\overline{OE}_n$  is LOW, the standard outputs are in the 2-state mode. When  $\overline{OE}_n$  is HIGH, the standard outputs are in the 2-state mode. dard outputs are in the high impedance mode but this does not interfere with entering new data into the latches.

#### **Truth Tables**

|                 | Inputs          | Outputs                        |            |
|-----------------|-----------------|--------------------------------|------------|
| LE <sub>1</sub> | ŌE <sub>1</sub> | I <sub>0</sub> -I <sub>7</sub> | 00-07      |
| Х               | Н               | X                              | Z          |
| Н               | L               | L                              | L          |
| Н               | L               | Н                              | Н          |
| L               | L               | X                              | (Previous) |

|                 | Inputs            |                                 |                                 |  |  |  |
|-----------------|-------------------|---------------------------------|---------------------------------|--|--|--|
| LE <sub>2</sub> | $\overline{OE}_2$ | I <sub>8</sub> -I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> |  |  |  |
| Х               | Н                 | X                               | Z                               |  |  |  |
| Н               | L                 | L                               | L                               |  |  |  |
| Н               | L                 | Н                               | Н                               |  |  |  |
| L               | L                 | X                               | (Previous)                      |  |  |  |

- H = High Voltage Level
- L = Low Voltage Level X = Immaterial
- Z = High Impedance

Previous = previous output prior to HIGH to LOW transition of LE

# **Logic Diagrams**





TL/F/10934-4

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V

DC Input Diode Current (I<sub>IK</sub>)  $V_1 = -0.5V$ 

-20 mA  $V_I = V_{CC} + 0.5V$  $\pm$  20 mA

DC Output Diode Current (I<sub>OK</sub>)

 $V_{\mbox{O}} = -0.5 V$  $-20\ mA$  $V_O = V_{CC} + 0.5V$ +20 mA

DC Output Voltage (VO) -0.5V to  $V_{\hbox{\footnotesize CC}}\,+\,0.5V$ DC Output Source/Sink Current (I<sub>O</sub>)  $+50 \, \text{mA}$ 

DC V<sub>CC</sub> or Ground Current +50 mAper Output Pin

Junction Temperature

CDIP

+175°C PDIP/SOIC +140°C Storage Temperature -65°C to +150°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT™ circuits outside databook specifications.

#### **Recommended Operating Conditions**

Supply Voltage (V<sub>CC</sub>) 'ACTQ

4.5V to 5.5V Input Voltage  $(V_I)$ 0V to  $V_{CC}$ 0V to  $V_{CC}$ Output Voltage (V<sub>O</sub>)

Operating Temperature (T<sub>A</sub>)

74ACTQ  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ 54ACTQ  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ 

Minimum Input Edge Rate (dV/dt)

125 mV/ns 'ACTQ Devices

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 4.5V, 5.5V

#### DC Electrical Characteristics for 'ACTQ Family Devices

|                  | Symbol Parameter                     |            | 74A                    | СТQ          | 54ACTQ                           | 74ACTQ                          |       |                                                                                               |
|------------------|--------------------------------------|------------|------------------------|--------------|----------------------------------|---------------------------------|-------|-----------------------------------------------------------------------------------------------|
| Symbol           |                                      |            | T <sub>A</sub> = +25°C |              | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                                                    |
|                  |                                      |            | Тур                    |              | Guaranteed L                     | imits                           |       |                                                                                               |
| V <sub>IH</sub>  | Minimum High<br>Input Voltage        | 4.5<br>5.5 | 1.5<br>1.5             | 2.0<br>2.0   | 2.0<br>2.0                       | 2.0<br>2.0                      | ٧     | $V_{OUT} = 0.1V$ or $V_{CC} - 0.1V$                                                           |
| V <sub>IL</sub>  | Maximum Low<br>Input Voltage         | 4.5<br>5.5 | 1.5<br>1.5             | 0.8<br>0.8   | 0.8<br>0.8                       | 0.8<br>0.8                      | ٧     | $V_{OUT} = 0.1V$ or $V_{CC} - 0.1V$                                                           |
| V <sub>OH</sub>  | Minimum High<br>Output Voltage       | 4.5<br>5.5 | 4.49<br>5.49           | 4.4<br>5.4   | 4.4<br>5.4                       | 4.4<br>5.4                      | ٧     | $I_{OUT} = -50 \mu A$                                                                         |
|                  |                                      | 4.5<br>5.5 |                        | 3.86<br>4.86 | 3.70<br>4.70                     | 3.76<br>4.76                    | V     | $V_{\text{IN}}^* = V_{\text{IL}} \text{ or } V_{\text{IH}}$ $-24 \text{ mA}$ $-24 \text{ mA}$ |
| V <sub>OL</sub>  | Maximum Low<br>Output Voltage        | 4.5<br>5.5 | 0.001<br>0.001         | 0.1<br>0.1   | 0.1<br>0.1                       | 0.1<br>0.1                      | ٧     | $I_{OUT} = 50 \mu A$                                                                          |
|                  |                                      | 4.5<br>5.5 |                        | 0.36<br>0.36 | 0.50<br>0.50                     | 0.44<br>0.44                    | V     | $V_{IN}^* = V_{IL} \text{ or } V_{IH}$ $I_{OL}$ $24 \text{ mA}$ $24 \text{ mA}$               |
| I <sub>OZ</sub>  | Maximum TRI-STATE<br>Leakage Current | 5.5        |                        | ±0.5         | ± 10.0                           | ±5.0                            | μΑ    | $V_I = V_{IL}, V_{IH}$<br>$V_O = V_{CC}, GND$                                                 |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 5.5        |                        | ±0.1         | ±1.0                             | ±1.0                            | μΑ    | $V_I = V_{CC}$ , GND                                                                          |
| ICCT             | Maximum I <sub>CC</sub> /Input       | 5.5        | 0.6                    |              | 1.6                              | 1.5                             | mA    | $V_I = V_{CC} - 2.1V$                                                                         |
| Icc              | Max Quiescent<br>Supply Current      | 5.5        |                        | 8.0          | 160.0                            | 80.0                            | μΑ    | $V_{IN} = V_{CC}$ or GND (Note 5)                                                             |
| I <sub>OLD</sub> | †Minimum Dynamic                     | 5.5        |                        |              | 50                               | 75                              | mA    | $V_{OLD} = 1.65V Max$                                                                         |
| I <sub>OHD</sub> | Output Current                       | 0.0        |                        |              | 50                               | <b>-75</b>                      | mA    | V <sub>OHD</sub> = 3.85V Min                                                                  |

<sup>\*</sup>All outputs loaded; thesholds associated with output unders test.

<sup>†</sup>Maximum test duration 2.0 ms; one output loaded at a time.

# DC Electrical Characteristics for 'ACTQ Family Devices (Continued)

|                  |                                                 |                        | 74A                     | СТQ                   | 54ACTQ                           | 74ACTQ                                                                           |          |                               |
|------------------|-------------------------------------------------|------------------------|-------------------------|-----------------------|----------------------------------|----------------------------------------------------------------------------------|----------|-------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | <b>T</b> <sub>A</sub> = | + <b>25°C</b>         | T <sub>A</sub> = -55°C to +125°C | $	extsf{T}_{	extsf{A}} = -40^{\circ}	extsf{C} 	extsf{ to } +85^{\circ}	extsf{C}$ | Units    | Conditions                    |
|                  |                                                 |                        | TYP                     |                       | Guaranteed Lim                   | iits                                                                             |          |                               |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 5.0                    | 0.5                     | 0.8                   |                                  |                                                                                  | ٧        | Figures 2-12, 13 (Notes 2, 3) |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 5.0                    | -0.5                    | -1.0                  |                                  |                                                                                  | ٧        | Figures 2-12, 13 (Notes 2, 3) |
| V <sub>OHP</sub> | Maximum<br>Overshoot                            | 5.0                    | V <sub>OH</sub> + 1.0   | V <sub>OH</sub> + 1.5 |                                  |                                                                                  | <b>V</b> | Figures 2-12, 13 (Notes 1, 3) |
| V <sub>OHV</sub> | Minimum<br>V <sub>CC</sub> Droop                | 5.0                    | V <sub>OH</sub> - 1.0   | V <sub>OH</sub> - 1.8 |                                  |                                                                                  | >        | Figures 2-12, 13 (Notes 1, 3) |
| V <sub>IHD</sub> | Minimum High<br>Dynamic Input<br>Voltage Level  | 5.0                    | 1.7                     | 2.0                   |                                  |                                                                                  | V        | (Notes 1,4)                   |
| V <sub>ILD</sub> | Maximum Low<br>Dynamic Input<br>Voltage Level   | 5.0                    | 1.2                     | 0.8                   |                                  |                                                                                  | <b>V</b> | (Notes 1,4)                   |

Note 1: Worst case package

Note 2: Maximum number of outputs that can switch simultaneously is n. (n-1) outputs are switched LOW and one output held LOW.

Note 3: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH.

Note 4: Max number of data inputs (n) switching, (n - 1) input switching 0V to 3V ('ACTQ). Input under test switching 3V to threshold ( $V_{ILD}$ )

Note 5: I<sub>CC</sub> for 54ACTQ @ 25°C is indentical to 74ACTQ @ 25°C.

#### **AC Electrical Characteristics:**

|                  |                                                    |                          | 74ACTQ     |              | 54A        | сто                                                         | 74A          | _                                                                          |            |       |
|------------------|----------------------------------------------------|--------------------------|------------|--------------|------------|-------------------------------------------------------------|--------------|----------------------------------------------------------------------------|------------|-------|
| Symbol Parameter |                                                    | V <sub>CC</sub> *<br>(V) | ^          | = +2<br>= 50 |            | $T_A = -55^{\circ}$ C to $+ 125^{\circ}$ C<br>$C_L = 50$ pF |              | $T_A = -40^{\circ}\text{C to } + 85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ |            | Units |
|                  |                                                    |                          | Min        | Тур          | Max        | Min                                                         | Max          | Min                                                                        | Max        |       |
| t <sub>PLH</sub> | Propagation Delay D <sub>n</sub> to O <sub>n</sub> | 5.0                      | 3.1<br>2.6 | 5.3<br>4.6   | 7.9<br>7.3 | 3.0<br>3.0                                                  | 10.5<br>10.0 | 3.1<br>2.6                                                                 | 8.4<br>7.8 | ns    |
| t <sub>PLH</sub> | Propagation Delay<br>LE to O <sub>n</sub>          | 5.0                      | 3.1<br>2.8 | 5.4<br>4.9   | 7.9<br>7.3 | 3.0<br>3.0                                                  | 11.0<br>10.0 | 3.2<br>2.8                                                                 | 8.4<br>7.8 | ns    |
| t <sub>PZH</sub> | Output Enable<br>Delay                             | 5.0                      | 2.5<br>2.7 | 4.7<br>4.8   | 7.4<br>7.5 | 2.5<br>2.5                                                  | 10.0<br>11.0 | 2.5<br>2.7                                                                 | 7.9<br>8.0 | ns    |
| t <sub>PHZ</sub> | Output Disable<br>Delay                            | 5.0                      | 2.1<br>2.0 | 5.1<br>4.5   | 7.9<br>7.4 | 2.0<br>2.0                                                  | 9.0<br>9.0   | 2.1<br>2.0                                                                 | 8.2<br>7.9 | ns    |

<sup>\*</sup>Voltage Range 5.0 is 5.0V  $\,\pm\,$  0.5V.

#### **Extended AC Electrical Characteristics**

|                                      |                                                |                                                                                                                                                     | 74ACTQ |                                                                                                                |            | СТQ                                                                                                                      | 74A        | 54A                                                                                  |            |              |    |
|--------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------|------------|--------------|----|
| Symbol                               | Parameter                                      | $T_{A}=-40^{\circ}\text{C to}+85^{\circ}\text{C}$ $V_{CC}=\text{Com}$ $C_{L}=50\text{ pF}$ $16\text{ Outputs}$ $\text{Switching}$ $(\text{Note 2})$ |        | T <sub>A</sub> = Mil<br>V <sub>CC</sub> = Mil<br>C <sub>L</sub> = 50 pF<br>16 Outputs<br>Switching<br>(Note 2) |            | $T_{A}=-40^{\circ} 	ext{C to} +85^{\circ} 	ext{C} \ 	ext{V}_{CC}=	ext{Com} \ 	ext{C}_{L}=250 	ext{ pF} \ 	ext{(Note 3)}$ |            | T <sub>A</sub> = Mil<br>V <sub>CC</sub> = Mil<br>C <sub>L</sub> = 250 pF<br>(Note 3) |            | Units        |    |
|                                      |                                                | Min                                                                                                                                                 | Тур    | Max                                                                                                            | Min        | Max                                                                                                                      | Min        | Max                                                                                  | Min        | Max          |    |
| t <sub>PLH</sub>                     | Propagation Delay<br>Data to Output            | 4.7<br>4.6                                                                                                                                          |        | 12.7<br>10.6                                                                                                   | 4.7<br>4.6 | 13.4<br>11.3                                                                                                             | 6.6<br>6.4 | 15.7<br>14.5                                                                         | 6.6<br>6.4 | 16.5<br>15.3 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Latch Enable to<br>Output | 4.6<br>4.1                                                                                                                                          |        | 13.3<br>10.4                                                                                                   | 4.6<br>4.1 | 14.1<br>11.0                                                                                                             | 6.3<br>5.8 | 15.3<br>13.6                                                                         | 6.3<br>5.8 | 16.3<br>14.4 | ns |
| t <sub>PZH</sub>                     | Output Enable<br>Time                          | 3.5<br>3.6                                                                                                                                          |        | 10.4<br>10.9                                                                                                   | 3.5<br>3.6 | 11.0<br>11.6                                                                                                             | (No        | te 4)                                                                                | (No        | te 4)        | ns |
| t <sub>PHZ</sub>                     | Output Disable<br>Time                         | 3.4<br>3.1                                                                                                                                          |        | 8.5<br>8.1                                                                                                     | 3.4<br>3.1 | 9.0<br>8.6                                                                                                               | (Note 5)   |                                                                                      | (Note 5)   |              | ns |
| t <sub>OSHL</sub><br>(Note 1)        | Pin to Pin Skew<br>HL Data to<br>Output        |                                                                                                                                                     |        | 1.3                                                                                                            |            |                                                                                                                          |            |                                                                                      |            |              | ns |
| t <sub>OSLH</sub><br>(Note 1)        | Pin to Pin Skew<br>LH Data to<br>Output        |                                                                                                                                                     |        | 2.1                                                                                                            |            |                                                                                                                          |            |                                                                                      |            |              | ns |
| t <sub>OST</sub> (Note 1)            | Pin to Pin Skew<br>LH/HL Data to<br>Output     |                                                                                                                                                     |        | 4.0                                                                                                            |            |                                                                                                                          |            |                                                                                      |            |              | ns |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (toSHL), LOW to HIGH (toSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (toST).

Note 2: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).

Note 3: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 4: TRI-STATE delays are load dominated and have been excluded from the datasheet.

Note 5: The Output Disable Time is dominated by the RC Network (500 $\Omega$ , 250 pF) on the output and has been excluded from the datasheet.

## **AC Operating Requirements:**

| Symbol         | Symbol Parameter                        |     | 74ACTQ<br>+ 25°C<br>50 pF |     | 54ACTQ<br>-55°C to +125°C<br>50 pF | 74ACTQ<br>-40°C to +85°C<br>50 pF | Units |  |  |
|----------------|-----------------------------------------|-----|---------------------------|-----|------------------------------------|-----------------------------------|-------|--|--|
|                |                                         |     | Тур                       |     | Guaranteed Minimum                 |                                   |       |  |  |
| ts             | Setup Time, HIGH or LOW, Input to Clock | 5.0 |                           | 3.0 | 3.0                                | 3.0                               | ns    |  |  |
| t <sub>h</sub> | Hold time, High or LOW, Input to Clock  | 5.0 |                           | 1.5 | 1.5                                | 1.5                               | ns    |  |  |
| t <sub>w</sub> | CS Pulse Width,<br>HIGH or LOW          | 5.0 |                           | 4.0 | 4.0                                | 4.0                               | ns    |  |  |

<sup>\*</sup>Voltage Range 5.0 is 5.0V  $\pm~0.5V$ 

#### Capacitance

| Symbol          | Paramete          | er     | Тур | Units | Conditions      |
|-----------------|-------------------|--------|-----|-------|-----------------|
| C <sub>IN</sub> | Input Capacitance |        | 4.5 | pF    | $V_{CC} = 5.0V$ |
| C <sub>PD</sub> | Power Dissipation | 74ACTQ | 30  | pF    | $V_{CC} = 5.0V$ |
|                 | Capacitance       | 54ACTQ | 95  | pF    | $V_{CC} = 5.0V$ |

#### **FACT Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT.

#### Equipment:

Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscilloscope

#### Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50 pF,  $500\Omega$ .
- 2. Deskew the word generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. Swap out the channels that have more than 150 ps of skew until all channels being used are within 150 ps. It is important to deskew the word generator channels before testing. This will ensure that the outputs switch simultaneously.
- Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- 4. Set  $V_{CC}$  to 5.0V.
- Set the word generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and affect the results of the measurement.



#### FIGURE 1. Quiet Output Noise Voltage Waveforms

**Note A:**  $V_{OHV}$  and  $V_{OLP}$  are measured with respect to ground reference. **Note B:** Input pulses have the following characteristics: f=1 MHz,  $t_r=3$  ns,  $t_f=3$  ns, skew < 150 ps.

 Set the word generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with a digital volt meter.

#### VOLP/VOLV and VOHP/VOHV:

- Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the HL transition. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the LH transition.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

#### VILD and VIHD:

- Monitor one of the switching outputs using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>II D</sub>.
- Next increase the input HIGH voltage level on the word generator, V<sub>IH</sub> until the output begins to oscillate. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

TL/F/10934-6



FIGURE 2. Simultaneous Switching Test Circuit

#### **Ordering Information**

The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows:



#### Physical Dimensions inches (millimeters)





48-Lead SSOP (0.300" Wide) (SS) NS Package Number MS48A

# Physical Dimensions inches (millimeters) (Continued)



48-Lead CERPAK (F)
NS Package Number WA48A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor GmbH Livry-Gargan-Str. 10 D-82256 Fürstenfeldbruck Germany Tel: (81-41) 35-0 Telex: 527649

Fax: (81-41) 35-1

National Semiconductor Japan Ltd. Sumitomo Chemical Engineering Center Bldg. 7F 1.7-1, Nakase, Mihama-Ku Chiba-City, Ciba Prefecture 261

National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductores Do Brazil Ltda. Rue Deputado Lacorda Franco 120-3A Sao Paulo-SP Brazil 05418-000 Tel: (55-11) 212-5066 Telex: 391-1131931 NSBR BR Fax: (55-11) 212-1181 National Semiconductor (Australia) Pty, Ltd. Building 16 Business Park Drive Monash Business Park Nottinghill, Mellbourne Victoria 3168 Australia Tel: (3) 558-9999 Fax: (3) 558-9998