National Semiconductor

January 1999

# 54LVX3245 8-Bit Dual Supply Translating Transceiver with TRI-STATE® Outputs

### **General Description**

The LVX3245 is a dual-supply, 8-bit translating transceiver that is designed to interface between a 3V bus and a 5V bus in a mixed 3V/5V supply environment. The Transmit/Receive ( $T/\overline{R}$ ) input determines the direction of data flow. Transmit (active-HIGH) enables data from A ports to B ports; Receive (active-LOW) enables data from B ports to A ports. The Output Enable input, when HIGH, disables both A and B ports by placing them in a TRI-STATE condition. The A port interfaces with the 3V bus; the B port interfaces with the 5V bus.

The LVX3245 is suitable for mixed voltage applications such as systems using 3.3V memories which must interface with existing busses or other components operating at 5.0V.

#### **Features**

- Bidirectional interface between 3V and 5V buses
- Inputs compatible with TTL level
- 3V data flow at A port and 5V data flow at B port
- Outputs source/sink 24 mA
- Available in ceramic DIP and Flatpack packages
- Implements proprietary EMI reduction circuitry
- Functionally compatible with the 54 series 245
- Standard Microcircuit Drawing (SMD) 5962-9860501

#### **Ordering Code**

| Order Number   | Package Number | Package Description          |
|----------------|----------------|------------------------------|
| 54LVX3245J-QML | J24F           | 24-Lead Ceramic Dual-in-line |
| 54LVX3245W-QML | W24C           | 24-Lead Cerpack              |

#### **Logic Symbol**



### **Connection Diagram**



TRI-STATE® is a registered trademark of National Semiconductor Corporation.

## **Pin Descriptions**

| Pin Names                                                        | Description                        |  |  |  |
|------------------------------------------------------------------|------------------------------------|--|--|--|
| ŌĒ                                                               | Output Enable Input                |  |  |  |
| T/R                                                              | Transmit/Receive Input             |  |  |  |
| A <sub>0</sub> -A <sub>7</sub><br>B <sub>0</sub> -B <sub>7</sub> | Side A Inputs or TRI-STATE Outputs |  |  |  |
| B <sub>0</sub> -B <sub>7</sub>                                   | Side B Inputs or TRI-STATE Outputs |  |  |  |

## **Truth Table**

| Inp    | uts | Outputs             |  |  |
|--------|-----|---------------------|--|--|
| OE T/R |     |                     |  |  |
| L      | L   | Bus B Data to Bus A |  |  |
| L      | Н   | Bus A Data to Bus B |  |  |
| Н      | X   | HIGH-Z State        |  |  |

H = High Voltage Level L = Low Voltage Level I = Immaterial

## **Logic Diagram**



#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CCA</sub> , V <sub>CCB</sub> )   | -0.5V to +7.0V                |
|---------------------------------------------------------|-------------------------------|
| DC Input Voltage (V <sub>I</sub> ) @ OE, T/R            | –0.5V to $V_{CCB}$ + 0.5V     |
| DC Input/Output Voltage (V <sub>I/O</sub> )             |                               |
| @ A(n)                                                  | $-0.5V$ to $V_{CCA}$ + $0.5V$ |
| @ B(n)                                                  | –0.5V to $V_{\rm CCB}$ + 0.5V |
| DC Input Diode Current (I <sub>IN</sub> )<br>@ OE , T/R | ±20 mA                        |
| DC Output Diode Current (IOK)                           | ±50 mA                        |
| DC Output Source or Sink Current (I <sub>O</sub> )      | ±50 mA                        |
| DC V <sub>CC</sub> or Ground Current                    |                               |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> )   | ±50 mA                        |
| and Max Current @ I <sub>CCA</sub>                      | ±200 mA                       |
| @ Icca                                                  | ±200 mA                       |

# Recommended Operating Conditions (Note 2)

Supply Voltage  $V_{CCA}$ 2.7V to 3.6V 4.5V to 5.5V Input Voltage (V<sub>I</sub>) @  $\overline{OE}$  , T/ $\overline{R}$ 0V to  $V_{\text{CCB}}$ Input/Output Voltage (V<sub>I/O</sub>) 0V to  $V_{\text{CCA}}$ @ A(n) 0V to  $V_{\rm CCB}$ @ B(n) Free Air Operating Temperature (T<sub>A</sub>) -55°C to +125°C Minimum Input Edge Rate (Δt/ΔV) 8 ns/V  $\rm V_{IN}$  from 30% to 70% of  $\rm V_{CC}$  $V_{CC}$  @ 3.0V, 4.5V, 5.5V

**Note 1:** The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 2: Unused Pins (inputs and I/Os) must be held HIGH or LOW. They may not float.

#### **DC Electrical Characteristics**

Storage Temperature Range

 $(T_{STG})$ 

| Cumbal           | Davama           | Parameter               |     | V <sub>CCB</sub> | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | Units | 0                          |  |
|------------------|------------------|-------------------------|-----|------------------|------------------------------------------------|-------|----------------------------|--|
| Symbol           | Parameter        |                         | (V) | (V)              | Guaranteed Limits                              | Units | Conditions                 |  |
| $V_{IHA}$        | Minimum High     | A(n), T/R,              | 3.6 | 5.0              | 2.0                                            | V     | V <sub>OUT</sub> ≤ 0.1V or |  |
|                  | Level Input      | ŌĒ                      | 2.7 | 5.0              | 2.0                                            |       | ≥ V <sub>CC</sub> - 0.1V   |  |
| V <sub>IHB</sub> | Voltage          | B(n)                    | 3.3 | 4.5              | 2.0                                            | 7     |                            |  |
|                  |                  |                         | 3.3 | 5.5              | 2.0                                            |       |                            |  |
| V <sub>ILA</sub> | Maximum Low      | $A(n), T/\overline{R},$ | 3.6 | 5.0              | 0.8                                            | V     | V <sub>OUT</sub> ≤ 0.1V or |  |
|                  | Level            | ŌĒ                      | 2.7 | 5.0              | 0.8                                            |       | ≥ V <sub>CC</sub> -0.1V    |  |
| V <sub>ILB</sub> | Input Voltage    | B(n)                    | 3.3 | 4.5              | 0.8                                            | 7     |                            |  |
|                  |                  |                         | 3.3 | 5.5              | 0.8                                            |       |                            |  |
| V <sub>OHA</sub> | Minimum High Lev | el                      | 2.7 | 4.5              | 2.6                                            | V     | I <sub>OH</sub> = -100 μA  |  |
|                  | Output Voltage   |                         | 3.6 | 5.5              | 3.5                                            |       | I <sub>OH</sub> = -100 μA  |  |
|                  |                  |                         | 2.7 | 4.5              | 2.2                                            |       | I <sub>OH</sub> = -12 mA   |  |
|                  |                  |                         | 3.0 | 4.5              | 2.4                                            |       | I <sub>OH</sub> = -12 mA   |  |
|                  |                  |                         | 3.0 | 4.5              | 2.2                                            |       | I <sub>OH</sub> = -24 mA   |  |
| V <sub>OHB</sub> | ]                |                         | 2.7 | 4.5              | 4.4                                            | V     | I <sub>OH</sub> = -100 μA  |  |
|                  |                  |                         | 3.6 | 5.5              | 5.4                                            |       | I <sub>OH</sub> = -100 μA  |  |
|                  |                  |                         | 3.0 | 4.5              | 3.7                                            |       | I <sub>OH</sub> = -24 mA   |  |
| V <sub>OLA</sub> | Maximum Low Lev  | el                      | 2.7 | 4.5              | 0.1                                            | V     | I <sub>OL</sub> =100 μA    |  |
|                  | Output Voltage   |                         | 3.6 | 5.5              | 0.1                                            |       | I <sub>OL</sub> =100 μA    |  |
|                  |                  |                         | 2.7 | 4.5              | 0.4                                            |       | I <sub>OL</sub> = 12 mA    |  |
|                  |                  |                         | 3.0 | 4.5              | 0.3                                            |       | I <sub>OL</sub> = 12 mA    |  |
|                  |                  |                         | 3.0 | 4.5              | 0.4                                            |       | I <sub>OL</sub> = 24 mA    |  |
| V <sub>OLB</sub> | ]                |                         | 2.7 | 4.5              | 0.1                                            | V     | I <sub>OL</sub> = 100 μA   |  |
|                  |                  |                         | 3.6 | 5.5              | 0.1                                            |       | I <sub>OL</sub> = 100 μA   |  |
|                  |                  |                         | 3.0 | 4.5              | 0.4                                            |       | I <sub>OL</sub> = 24 mA    |  |

-65°C to +150°C

# DC Electrical Characteristics (Continued)

| Symbol            | Parame                                       | ter        | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | T <sub>A</sub> = -55°C to +125°C Guaranteed Limits | Units | Conditions                                                                        |
|-------------------|----------------------------------------------|------------|----------------------|----------------------|----------------------------------------------------|-------|-----------------------------------------------------------------------------------|
| I <sub>IN</sub>   | Maximum Input Leakage Current                |            | 3.6                  | 5.5                  | ±1.0                                               | μА    | V <sub>I</sub> = V <sub>CCB</sub> , GND                                           |
| I <sub>OZA</sub>  | @ OE, T/R  Maximum TRI-STA                   | TE         |                      |                      |                                                    |       | $T/\overline{R} = 0.0V$ ,                                                         |
|                   | Output Leakage @ A(n)                        |            | 3.6                  | 5.5                  | ±5.0                                               | μA    | $\overline{OE} = V_{IH}$ $V_O = V_{CCA}, GND$                                     |
| I <sub>OZB</sub>  | Maximum TRI-STA Output Leakage @ B(n)        | TE         | 3.6                  | 5.5                  | ±5.0                                               | μА    | $T/\overline{R} = 3.6V,$ $\overline{OE} = V_{IH}$ $V_O = V_{CCB}, GND$            |
| $\Delta I_{CC}$   | Maximum                                      | B(n)       | 3.6                  | 5.5                  | 1.5                                                | mA    | $V_{I} = V_{CCB} - 2.1V,$<br>$T/\overline{R} = 0.0V$                              |
|                   | I <sub>CCT</sub> /Input @                    | A(n), T/R, | 3.6                  | 5.5                  | 500                                                | μA    | $V_{I} = V_{CCA} - 0.6V$ $T/\overline{R} = 3.6V$                                  |
| I <sub>CCA</sub>  | Quiescent V <sub>CCA</sub><br>Supply Current |            | 3.6                  | 5.5                  | 10                                                 | μА    | $B(n) = V_{CCB} \text{ or GND}$ $\overline{OE} = GND,$ $T/\overline{R} = GND$     |
| I <sub>CCB</sub>  | Quiescent V <sub>CCB</sub><br>Supply Current |            | 3.6                  | 5.5                  | 40                                                 | μА    | $A(n) = V_{CCA} \text{ or GND}$ $\overline{OE} = GND,$ $T/\overline{R} = V_{CCA}$ |
| V <sub>OLPA</sub> | Quiet Output Maxir                           | num        | 3.3                  | 5.0                  | 1.1                                                | V     | (Note 4) (Note 5)                                                                 |
| $V_{OLPB}$        | Dynamic V <sub>OL</sub>                      |            | 3.3                  | 5.0                  | 1.6                                                |       |                                                                                   |
| V <sub>OLVA</sub> | Quiet Output Minimum                         |            | 3.3                  | 5.0                  | -0.8                                               | V     | (Note 4) (Note 5)                                                                 |
| $V_{OLVB}$        | Dynamic V <sub>OL</sub>                      |            | 3.3                  | 5.0                  | -1.1                                               |       |                                                                                   |

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

Note 4: Worst case package.

 $\textbf{Note 5:} \ \ \text{Max number of outputs defined as (n). Data inputs are driven 0V to V_{CC} level; one output at GND.}$ 

|                  |                      | $T_A = -55^{\circ}C$ $C_1 = 5$ |            | $T_A = -55^{\circ}C$ $C_1 = 5$ | Units |    |
|------------------|----------------------|--------------------------------|------------|--------------------------------|-------|----|
| Symbol           | Parameters           | V <sub>CCA</sub> = 3.3         | · .        | V <sub>CCA</sub> =             |       |    |
|                  |                      | V <sub>CCB</sub> = 5.0         | V (Note 6) | V <sub>CCB</sub> =5.0V         |       |    |
|                  |                      | Min                            | Max        | Min                            | Max   |    |
| t <sub>PHL</sub> | Propagation<br>Delay | 1.0                            | 8.5        | 1.0                            | 9.0   | ns |
| t <sub>PLH</sub> | A to B               | 1.0                            | 8.5        | 1.0                            | 9.0   |    |
| t <sub>PHL</sub> | Propagation<br>Delay | 1.0                            | 8.0        | 1.0                            | 8.5   | ns |
| t <sub>PLH</sub> | B to A               | 1.0                            | 8.0        | 1.0                            | 8.5   |    |
| t <sub>PZL</sub> | Output Enable        | 1.0                            | 8.5        | 1.0                            | 9.0   | ns |
| $t_{PZH}$        | Time OE to B         | 1.0                            | 8.5        | 1.0                            | 9.0   |    |
| t <sub>PZL</sub> | Output Enable        | 1.0                            | 9.5        | 1.0                            | 10.5  | ns |
| $t_{PZH}$        | Time OE to A         | 1.0                            | 9.5        | 1.0                            | 10.5  |    |
| t <sub>PHZ</sub> | Output Disable       | 1.0                            | 7.5        | 1.0                            | 7.5   | ns |
| $t_{PLZ}$        | Time OE to B         | 1.0                            | 7.5        | 1.0                            | 7.5   |    |
| t <sub>PHZ</sub> | Output Disable       | 1.0                            | 7.0        | 1.0                            | 7.0   | ns |
| $t_{PLZ}$        | Time OE to A         | 1.0                            | 7.0        | 1.0                            | 7.0   |    |
| toshl            | Output to Output     |                                |            |                                |       |    |
| toslh            | Skew (Note 8)        |                                | 1.5        |                                | 1.5   | ns |
|                  | Data to Output       |                                |            |                                |       |    |

Note 6: Voltage Range 5.0V is 5.0V ±0.5V.

Note 7: Voltage Range 3.3V is 3.3V  $\pm 0.3$ V.

Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (t<sub>OSHL</sub>) or LOW to HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

#### Capacitance

| Symbol           | Parameter         | Max | Units | Conditions              |
|------------------|-------------------|-----|-------|-------------------------|
| C <sub>IN</sub>  | Input Capacitance | 10  | pF    | V <sub>CC</sub> = Open  |
| C <sub>I/O</sub> | Input/Output      | 12  | pF    | V <sub>CCA</sub> = 3.3V |
|                  | Capacitance       |     |       | V <sub>CCB</sub> = 5.0V |
| C <sub>PD</sub>  | Power Dissipation | 50  | pF    | V <sub>CCB</sub> = 5.0V |
|                  | Capacitance       |     |       | V <sub>CCA</sub> = 3.3V |

Note 9: C<sub>PD</sub> is measured at 10 MHz

## 8-Bit Dual Supply Translating Transceiver

The LVX3245 is a dual supply device capable of bidirectional signal translation. This level shifting ability provides an efficient interface between low voltage CPU local bus with memory and a standard bus defined by 5V I/O levels. The device control inputs can be controlled by either the low voltage CPU and core logic or a bus arbitrator with 5V I/O levels. Manufactured on a sub-micron CMOS process, the LVX3245 is suitable for mixed voltage applications such as systems using 3.3V memories which must interface with existing busses or other components operating at 5.0V.



www.national.com

### **Applications: Mixed Mode Dual Supply Interface Solution**

LVX3245 is designed to solve 3V/5V interfacing issues when CMOS devices cannot tolerate I/O levels above their applied  $V_{\rm CC}.$  If an I/O pin of 3V ICs is driven by 5V ICs, the P-Channel transistor in 3V ICs will conduct causing current flow from I/O bus to the 3V power supply. The resulting high current flow can cause destruction of 3V ICs through latchup effects. To prevent this problem, a current limiting resistor is used typically under direct connection of 3V ICs and 5V ICs, but it causes speed degradation.

In a better solution, the LVX3245 configures two different output levels to handle the dual supply interface issues. The "A" port is a dedicated 3V port to interface 3V ICs. The "B" port is a dedicated port to interface 5V ICs. Figure 1 shows how LVX3245 fits into a system with 3V subsystem and 5V subsystem.



FIGURE 1. LVX3245 Fits into a System with 3V Subsystem and 5V Subsystem

www.national.com



#### Notes

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation

Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

National Semiconductor Europe

Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507