

#### MOTIX™ three-phase smart gate driver

#### **Features**

- · Three-phase smart gate driver
  - 5.5 V to 70 V recommended operating voltage
  - 1.5 A sink / 1.5 A source peak gate driver currents, with SPI programmable independent high-side/low-side slew rate control
  - Programmable driving voltage (7 V, 10 V, 12 V, 15 V)
  - Support 1PWM, 3PWM or 6PWM inputs up to 200 kHz
- 600 mA synchronous buck converter, 300 mA LDO (3.3 V or 5 V), and dual charge pumps
- Three current sense amplifiers with adjustable gain and offset, for shunt resistor or  $R_{DSON}$  sensing
- · ADC for signal monitoring
- Protections with VDS sensors, OCPs, UVLOs, OVLOs, OTW, OTS, watchdog timers, locked rotor detection, and so on
- Thermally enhanced 48-pin VQFN package

#### **Potential applications**

- · Battery powered power tools and gardening tools
- Robotic lawn mowers
- · Electric bicycles
- Robotics, RC toys, consumer drones and multicopters
- · Pumps and fans
- · Other three-phase BLDC and PMSM motors

#### **Product validation**

Fully qualified according to JEDEC for industrial applications.

#### Description

6EDL7151 is a gate driver IC for three-phase BLDC or PMSM motor drive applications. It provides three half-bridge drivers, each capable of driving a high-side and low-side N-type MOSFET.

The gate driver is also provided with programmable dead time delays for preventing current shoot through between high-side and low-side switches in normal operation. Separate charge pumps for low- and high-side gate drivers support 100% duty cycle and low voltage supply operation. Supplies for the gate drivers are programmable to one of the following levels: 7 V, 10 V, 12 V or 15 V. Additionally, the slew rate of the driving signal can be programmed with fine granularity to reduce EMI emissions.

An integrated synchronous buck converter provides an efficient supply of current to the rest of the system. However, power tool systems require high precision current measurements, involving a very precise ADC reference voltage. For that purpose, 6EDL7151 uses a linear voltage regulator (up to 300 mA), powered by the buck converter to supply the MCU and other sensitive components in the system. With this advanced power supply architecture, not only the best possible signal quality is achieved, but also the power efficiency is optimized at any input and output condition.

6EDL7151 includes three current sense amplifiers for accurate current measurements that support bidirectional low-side current sensing with programmable gain. R<sub>DSON</sub> sensing is supported through the internal connection of the phase nodes to the current sense amplifier inputs. Temperature compensation if needed shall be provided by the user application. Outputs of current sense amplifiers support both 3.3 V and 5 V allowing most commercial controllers to be compatible. Low noise, low settling times and high accuracy are the main features of the integrated operational amplifiers. An internal buffer can be used to offset the sense amplifier outputs for optimizing the dynamic range.

The device provides numerous protection features such as highly programmable VDS sensors for inverter MOSFET protection, external brake with programmable braking response, overcurrent protection (OCP) on current sense amplifiers, overcurrent protection (OCP) for buck converter and DVDD linear regulator, undervoltage lockouts (UVLO) for internal and external supplies, overvoltage fault (OVLO) reporting for buck converter and DVDD linear regulator, overtemperature warning and shutdown (OTW and OTS) with independent supply system temperature sensor, and programmable watchdog timers. These features are to monitor the power supply voltages, system parameters, as well as  $V_{\rm DS}$  voltages of external power MOSFETs to improve the application robustness during adverse conditions. The failure behavior, threshold voltages, and filter times of the supervisions of the device are adjustable via SPI. Monitored aspects include inverter currents, gate drive voltages and currents, device temperature, and rotor locked. When a fault occurs, the device stops driving and pulls the nFAULT pin low, to prevent system damage or other possible malfunction. This signal can be connected to a microcontroller to inform the processor that a fault has





#### Description

happened. The microcontroller can request more information on the fault via SPI commands. The integrated SPI interface can be used to configure 6EDL7151 for the application. The SPI provides both detailed fault reporting and flexible parameter settings such as gain of the current sense amplifiers, slew rate control of the gate drivers, various protection features or gate driver voltage.



| Product name | Package       | Body size   | Pin pitch |  |  |
|--------------|---------------|-------------|-----------|--|--|
| 6EDL7151     | PG-VQFN-48-78 | 7 mm x 7 mm | 0.5 mm    |  |  |

#### Table of contents

### **Table of contents**

|         | Table of contents                                                                          | 3  |
|---------|--------------------------------------------------------------------------------------------|----|
| 1       | Pin configuration and functionality                                                        | 7  |
| 1.1     | Pin configuration                                                                          | 7  |
| 1.2     | Pin definitions and functions                                                              | 7  |
| 2       | Block diagram                                                                              | 11 |
| 3       | Functional description                                                                     | 12 |
| 3.1     | PWM modes                                                                                  | 12 |
| 3.1.1   | PWM with six independent inputs - 6PWM                                                     | 12 |
| 3.1.2   | PWM with three independent inputs - 3PWM                                                   | 13 |
| 3.1.3   | PWM with one input and commutation pattern - 1PWM                                          | 14 |
| 3.1.3.1 | 12-step trapezoidal commutation                                                            | 16 |
| 3.1.4   | PWM with one input and commutation with Hall sensor inputs - 1PWM with Hall sensors        | 17 |
| 3.1.5   | PWM with one input and commutation with Hall sensor inputs and alternating recirculation - |    |
|         | 1PWM with Hall sensors and alternating recirculation                                       | 20 |
| 3.1.6   | PWM braking modes                                                                          | 23 |
| 3.1.7   | Dead time insertion                                                                        | 24 |
| 3.2     | Three-phase gate driver                                                                    | 25 |
| 3.2.1   | Gate driver architecture                                                                   | 25 |
| 3.2.2   | Slew rate control                                                                          | 26 |
| 3.2.2.1 | Slew rate control parameters and usage                                                     | 27 |
| 3.2.2.2 | Gate driver clamping: CdV/dt suppressor                                                    | 28 |
| 3.2.2.3 | VGS comparators                                                                            | 29 |
| 3.2.3   | Gate driver voltage programmability                                                        | 32 |
| 3.3     | Charge pump configuration                                                                  | 34 |
| 3.3.1   | Charge pump clock frequency selection                                                      | 34 |
| 3.3.2   | Charge pump clock spread spectrum feature                                                  | 34 |
| 3.3.3   | Charge pump precharge for VCCLS                                                            | 34 |
| 3.3.4   | Charge pump tuning                                                                         | 35 |
| 3.3.5   | Charge pump and gate driver protections                                                    | 35 |
| 3.3.5.1 | VCCLS undervoltage lockout (VCCLS UVLO)                                                    | 35 |
| 3.3.5.2 | VCCHS undervoltage lockout (VCCHS UVLO)                                                    | 35 |
| 3.3.5.3 | Floating gate strong pull-down                                                             | 35 |
| 3.4     | Power supply system                                                                        | 36 |
| 3.4.1   | Synchronous buck converter                                                                 | 37 |
| 3.4.1.1 | Buck converter output voltage dependency on PVCC_SETPT                                     | 38 |
| 3.4.1.2 | Synchronous buck converter protections                                                     | 39 |
| 3.4.2   | DVDD linear regulator                                                                      | 39 |
| 3.4.2.1 | DVDD linear regulator OCP                                                                  | 39 |
| 3.5     | Current sense amplifiers                                                                   | 40 |



#### Table of contents

| 3.5.1    | RDSON sensing and shunt resistor sensing modes                              | 41 |
|----------|-----------------------------------------------------------------------------|----|
| 3.5.2    | Current sense amplifier timing mode                                         |    |
| 3.5.3    | Current sense amplifier blanking time                                       |    |
| 3.5.4    | Current sense amplifier offset generation                                   |    |
| 3.5.5    | Current sense amplifier OCP                                                 |    |
| 3.5.5.1  | OCP use cases                                                               |    |
| 3.5.5.2  | OCP fault reporting                                                         | 47 |
| 3.5.5.3  | OCP fault latching                                                          | 47 |
| 3.5.5.4  | PWM truncation                                                              | 48 |
| 3.5.6    | Current sense amplifier gain selection                                      | 49 |
| 3.5.7    | Current sense amplifier DC calibration                                      | 49 |
| 3.5.8    | Current sense amplifier auto-zero                                           | 49 |
| 3.5.8.1  | Internal auto-zero                                                          | 50 |
| 3.5.8.2  | External auto-zero synchronization via CS_GAIN/AZ pin                       | 50 |
| 3.5.8.3  | External auto-zero synchronization via CS_GAIN/AZ pin with enhanced sensing | 51 |
| 3.6      | VDS sensor system                                                           | 51 |
| 3.7      | VDS sensor OFF state diagnostics mode                                       | 54 |
| 3.8      | Hall comparators                                                            | 55 |
| 3.9      | Watchdog timers                                                             | 55 |
| 3.9.1    | Buck converter watchdog timer                                               | 56 |
| 3.9.2    | General purpose watchdog timer                                              | 56 |
| 3.9.2.1  | Brake on general purpose watchdog fault                                     | 57 |
| 3.9.3    | Locked rotor protection watchdog timer                                      | 57 |
| 3.9.3.1  | Hall sensor malfunction                                                     | 57 |
| 3.9.3.2  | Situation of PWM signals on hold                                            | 57 |
| 3.10     | Multi-function pins                                                         | 58 |
| 3.10.1   | EN_DRV pin                                                                  | 58 |
| 3.10.2   | VSENSE/nBRAKE pin                                                           | 58 |
| 3.10.3   | CS_GAIN/AZ pin                                                              | 59 |
| 3.11     | ADC module                                                                  | 59 |
| 3.11.1   | ADC measurement sequencing and on demand conversion                         | 61 |
| 3.11.2   | Die temperature sensor                                                      | 61 |
| 3.12     | Device start-up                                                             | 62 |
| 3.12.1   | Power supply start-up                                                       | 62 |
| 3.12.2   | Gate driver and CSAMP start-up                                              | 64 |
| 3.13     | Device functional states                                                    | 64 |
| 3.14     | Protections and faults handling                                             | 66 |
| 3.15     | Device programming - OTP and SPI interface                                  |    |
| 3.15.1   | OTP user programming procedure: loading custom default values               |    |
| 3.15.2   | SPI communication                                                           | 72 |
| 3.15.2.1 | SPI communication example                                                   | 73 |
| 3.16     | Register map                                                                | 74 |



#### Table of contents

| 3.16.1    | Device programmability                           | 74  |
|-----------|--------------------------------------------------|-----|
| 3.16.2    | Register map                                     | 77  |
| 3.16.2.1  | Faults status register                           | 78  |
| 3.16.2.2  | Temperature status register                      | 80  |
| 3.16.2.3  | Power supply status register                     | 81  |
| 3.16.2.4  | Functional status register                       | 82  |
| 3.16.2.5  | OTP status register                              | 84  |
| 3.16.2.6  | ADC status register                              | 85  |
| 3.16.2.7  | Charge pump status register                      | 86  |
| 3.16.2.8  | Device ID register                               | 87  |
| 3.16.2.9  | VDS sensors configuration register               | 88  |
| 3.16.2.10 | Faults clear register                            | 91  |
| 3.16.2.11 | Power supply configuration register              | 92  |
| 3.16.2.12 | ADC configuration register                       | 94  |
| 3.16.2.13 | PWM configuration register                       | 96  |
| 3.16.2.14 | Sensor configuration register                    | 97  |
| 3.16.2.15 | Watchdog configuration register                  | 98  |
| 3.16.2.16 | Watchdog configuration register 2                | 99  |
| 3.16.2.17 | Gate driver current control register             | 101 |
| 3.16.2.18 | Gate driver precharge current control register   | 102 |
| 3.16.2.19 | TDRIVE source control register                   | 104 |
| 3.16.2.20 | TDRIVE sink control register                     | 105 |
| 3.16.2.21 | Dead time register                               | 106 |
| 3.16.2.22 | Charge pump configuration register               | 107 |
| 3.16.2.23 | Current sense amplifier configuration register   | 108 |
| 3.16.2.24 | Current sense amplifier configuration register 2 | 110 |
| 3.16.2.25 | OTP program register                             | 113 |
| 4         | Electrical characteristics                       | 114 |
| 4.1       | Absolute maximum ratings                         | 114 |
| 4.2       | ESD robustness                                   | 117 |
| 4.3       | Package characteristics                          | 118 |
| 4.4       | Operating conditions                             | 118 |
| 4.5       | Characteristics                                  | 119 |
| 4.6       | Characteristic graphs                            | 136 |
| 5         | Application information                          | 145 |
| 5.1       | Recommended external components                  | 145 |
| 5.2       | PCB layout recommendations                       |     |
| 5.2.1     | Grounding and supply                             |     |
| 5.2.2     | Thermal design                                   | 146 |
| 5.2.3     | Buck converter and DVDD linear regulator         | 146 |
| 5.2.4     | Gate driver and charge pumps                     | 147 |

5



#### Table of contents

| 5.2.5 | Current sensing                | 148 |
|-------|--------------------------------|-----|
| 5.3   | Typical applications           |     |
| 6     | ESD protection and pin diagram | 151 |
| 7     | Package information            | 155 |
| 8     | Revision history               | 157 |
|       | Disclaimer                     | 158 |

6



1 Pin configuration and functionality

#### 1 Pin configuration and functionality

#### 1.1 Pin configuration

In Figure 1, the pinout of the 6EDL7151 is presented.



Figure 1 Pin configuration

#### 1.2 Pin definitions and functions

Table 1 describes the characteristics and functionalities assigned to different pins of the 6EDL7151 device. I: Input, O: Output, IO: Input and/or Output, D: Digital, A: Analog, AD: Analog and/or Digital, P: Power, G: Ground.

Table 1 Pin definition

|   |      |   |   | Description                      |  |  |  |  |
|---|------|---|---|----------------------------------|--|--|--|--|
| 1 | nSCS | I | D | Chip select for SPI. Active low. |  |  |  |  |
| 2 | SCLK | I | D | SPI clock signal.                |  |  |  |  |



1 Pin configuration and functionality

Table 1 (continued) Pin definition

| Table 1 | (co               | ntinuea) | Pin definiti |                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|---------|-------------------|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin No. | Pin name          | 10       | Туре         | Description                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 3       | SDO               | 0        | D            | SPI data output signal.                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 4       | SDI               | I        | D            | SPI data input signal.                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 5       | nFAULT            | 0        | D            | When low indicates that a fault has occurred; open drain. Connect external pull-up to MCU power supply.                                                                                                                                                                                                                                             |  |  |  |  |
| 6       | INHA              | I        | D            | PWM input signal for channel A high-side. PWM input for 1PWM modes. Connect to DGND if not used.                                                                                                                                                                                                                                                    |  |  |  |  |
| 7       | INLA              | I        | D            | PWM input signal for channel A low-side.  Input of Hall sensor A in 1PWM modes. Connect to DGND if not used                                                                                                                                                                                                                                         |  |  |  |  |
| 8       | INHB              | I        | D            | PWM input signal for channel B high-side. Connect to DGND if not used.                                                                                                                                                                                                                                                                              |  |  |  |  |
| 9       | INLB              | I        | D            | PWM input signal for channel B low-side. Input of Hall sensor B in 1PWM modes. Connect to DGND if not used                                                                                                                                                                                                                                          |  |  |  |  |
| 10      | INHC              | I        | D            | PWM input signal for channel C high-side.  DIR signal for 1PWM modes. Connect to DGND if not used.                                                                                                                                                                                                                                                  |  |  |  |  |
| 11      | INLC              | I        | D            | PWM input signal for channel C low-side.  Input of Hall sensor C in 1PWM modes. Connect to DGND if not used.                                                                                                                                                                                                                                        |  |  |  |  |
| 12      | CS_GAIN/<br>AZ    | I        | А            | Analog programming for the current sense amplifier gain.  Dual function as auto-zero: input to control the external auto-zero function.                                                                                                                                                                                                             |  |  |  |  |
| 13      | VSENSE/<br>nBRAKE | 1        | A/D          | Analog programming of DVDD output voltage during start-up. Connect a pull-down resistor $R_{SENSE}$ to select DVDD voltage: $R_{SENSE} \leq 3.3 \text{ k}\Omega \Rightarrow DVDD = 3.3 \text{ V}$ $R_{SENSE} \geq 10 \text{ k}\Omega \Rightarrow DVDD = 5 \text{ V}$ After start-up, the pin is in nBRAKE mode: used for motor braking. Active low. |  |  |  |  |
| 14      | DVDD              | -        | Р            | Supply for external MCU, Hall sensors, and so on. Voltage is generated by an integrated linear regulator and defined by VSENSE pin or SPI.                                                                                                                                                                                                          |  |  |  |  |
| 15      | PVDD              | _        | Р            | Power supply of the device.                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 16      | PH                | _        | Р            | Buck phase node voltage. Connect to output inductor.                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 17      | PGND              | -        | G            | Power ground used for buck converter, charge pumps, and gate drivers.                                                                                                                                                                                                                                                                               |  |  |  |  |
| 18      | VDDB              | _        | Р            | Buck output voltage. Connect capacitor between VDDB and PGND.                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 19      | CP1L              | _        | Р            | Bottom connection of the charge pump flying capacitor 1.                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 20      | CP1H              | _        | Р            | Top connection of the charge pump flying capacitor 1.                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 21      | CP2L              | _        | Р            | Bottom connection of the charge pump flying capacitor 2.                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 22      | CP2H              | _        | Р            | Top connection of the charge pump flying capacitor 2.                                                                                                                                                                                                                                                                                               |  |  |  |  |



1 Pin configuration and functionality

Table 1 (continued) Pin definition

| Pin No. | Pin name | 10 | Туре | Description                                                                                                                          |  |  |  |  |  |
|---------|----------|----|------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 23      | VCCLS    | -  | Р    | Output of low-side charge pump. Connect a capacitor from VCCLS to PGND.                                                              |  |  |  |  |  |
| 24      | VCCHS    | -  | Р    | Output of high-side charge pump. Connect a capacitor from VCCHS to PVDD or PGND.                                                     |  |  |  |  |  |
| 25      | GHC      | 0  | A    | High-side gate driving signal for phase C. Not connected or connected to PVDD if not used.                                           |  |  |  |  |  |
| 26      | SHC      | Ю  | А    | High-side source connection (phase node) for phase C. Positive input of current sense amplifier C for R <sub>DSON</sub> sensing. Not |  |  |  |  |  |
|         |          |    |      | connected if not used.                                                                                                               |  |  |  |  |  |
| 27      | N.C.     | _  | _    | Not connected.                                                                                                                       |  |  |  |  |  |
| 28      | GLC      | 0  | Α    | Low-side gate driving signal for phase C. Not connected if not used                                                                  |  |  |  |  |  |
| 29      | SLC      | Ю  | Α    | Low-side source connection for phase C.                                                                                              |  |  |  |  |  |
|         |          |    |      | Positive input of current sense amplifier C for shunt resistor sensing. Short to PGND if not used.                                   |  |  |  |  |  |
| 30      | CSNC     | I  | А    | Current sense amplifier negative input for phase C. Short to PGND or DGND if not used.                                               |  |  |  |  |  |
| 31      | CSNB     | I  | А    | Current sense amplifier negative input for phase B. Short to PGND or DGND if not used                                                |  |  |  |  |  |
| 32      | SLB      | 10 | А    | Low-side source connection for phase B.                                                                                              |  |  |  |  |  |
|         |          |    |      | Positive input of current sense amplifier B for shunt resistor sensing. Short to PGND if not used.                                   |  |  |  |  |  |
| 33      | GLB      | 0  | А    | Low-side gate driving signal for phase B. Not connected if not used.                                                                 |  |  |  |  |  |
| 34      | N.C.     | _  | _    | Not connected.                                                                                                                       |  |  |  |  |  |
| 35      | SHB      | Ю  | А    | High-side source connection (phase node) for phase B.                                                                                |  |  |  |  |  |
|         |          |    |      | Positive input of current sense amplifier B for $R_{\rm DSON}$ sensing. Not connected if not used.                                   |  |  |  |  |  |
| 36      | GHB      | 0  | A    | High-side gate driving signal for phase B. Not connected or connected to PVDD if not used.                                           |  |  |  |  |  |
| 37      | VDRAIN   | I  | А    | High-side drain, the common sense pin for high-side VDS sensors                                                                      |  |  |  |  |  |
| 38      | GHA      | 0  | А    | High-side gate driving signal for phase A. Not connected or connected to PVDD if not used.                                           |  |  |  |  |  |
| 39      | SHA      | Ю  | А    | High-side source connection (phase node) for phase A.                                                                                |  |  |  |  |  |
|         |          |    |      | Positive input of current sense amplifier A for $R_{\rm DSON}$ sensing. Not connected if not used.                                   |  |  |  |  |  |
| 40      | N.C.     | _  | -    | Not connected.                                                                                                                       |  |  |  |  |  |
| 41      | GLA      | 0  | А    | Low-side gate driving signal for phase A. Not connected if not used.                                                                 |  |  |  |  |  |

9



1 Pin configuration and functionality

### Table 1 (continued) Pin definition

| Pin No. | Pin name   | 10 | Туре | Description                                                                                                                                  |
|---------|------------|----|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 42      | SLA        | Ю  | А    | Low-side source connection for phase A                                                                                                       |
|         |            |    |      | Positive input of current sense amplifier A for shunt resistor sensing. Short to PGND if not used.                                           |
| 43      | CSNA       | I  | А    | Current sense amplifier negative input for phase A. Short to PGND or DGND if not used.                                                       |
| 44      | CSOA       | 0  | А    | Current sense amplifier output for phase A. Not connected if not used.                                                                       |
| 45      | CSOB       | 0  | А    | Current sense amplifier output for phase B. Not connected if not used.                                                                       |
| 46      | CSOC       | 0  | А    | Current sense amplifier output for phase C. Not connected if not used.                                                                       |
| 47      | CE         | ı  | А    | Chip enable. Starts up the device upon the rising edge.                                                                                      |
| 48      | EN_DRV     | I  | D    | Enables the gate driver section and internal circuitry based on the configuration. Can be configured as a watchdog clock. Internal pulldown. |
| _       | Ground pad | -  | G    | Ground connection for digital section. Solder to PCB (Printed circuit board).                                                                |

2 Block diagram

#### 2 Block diagram



Figure 2 Block diagram

3 Functional description

#### 3 Functional description

#### 3.1 PWM modes

6EDL7151 offers four different PWM modes and a subvariant to address different MCU needs. The first mode is 6PWM and drives the gate driver in a classic way by using six PWM signals from the MCU. 6EDL7151 implements additionally three other modes, where it applies intelligence to simplify the PWM generation on the microcontroller side. Together with integrated protection features it results in a highly robust and faster development for drive applications. An intelligent dead time unit ensures that no shoot-through happens at any condition. A highly configurable braking mode provides a safe reaction to motor or system events.

6EDL7151 supports the following PWM modes that can be selected via the bitfield PWM\_MODE:

- **1.** 6PWM
- **2.** 3PWM
- 3. 1PWM and commutation pattern
- **4.** 1PWM with Hall sensor commutation
- **5.** 1PWM with Hall sensor commutation and alternating recirculation

The following subsections provide further details for each of these PWM modes and sub-modes.

Note:

It is possible to use only one or two phases instead of all three phases, for example in a full bridge configuration. For such cases, it is recommended to keep INHx and INLx signals of the unused phases shorted to DGND and the corresponding GHx, GLx, SHx and SLx signals open.

#### 3.1.1 PWM with six independent inputs - 6PWM

If PWM\_MODE is set to b000, then 6EDL7151 is configured for six independent PWM inputs. In this mode, the microcontroller (MCU) provides three pairs of complementary PWM signals with dead time between high-side and low-side PWM. For safety reasons, a minimum dead time is observed by 6EDL7151 to prevent strong shoot-through conditions.

VSENSE/nBRAKE pin can be used to brake the motor in a controlled manner. See Chapter 3.1.6 for more information on PWM braking modes.

Table 2 shows the truth table for 6PWM mode while Figure 3 shows a system diagram for this mode.

Table 2 Truth table for 6PWM mode

| INHx | INLx | VSENSE/nBRAKE | GHx        | GLx        | SHx        |
|------|------|---------------|------------|------------|------------|
| 1    | 1    | 1             | LOW        | LOW        | High-Z     |
| 1    | 0    | 1             | HIGH       | LOW        | HIGH       |
| 0    | 1    | 1             | LOW        | HIGH       | LOW        |
| 0    | 0    | 1             | LOW        | LOW        | High-Z     |
| X    | Х    | 0             | Brake cfg. | Brake cfg. | Brake cfg. |

**Note**: X means any level.

**Note**: The brake function can be configured to switch on all low-side MOSFETs, all high-side MOSFETs, alternate

between these two options, or set all outputs to high-Z.



Figure 3 6PWM mode scheme

#### 3.1.2 PWM with three independent inputs - 3PWM

The 6EDL7151 can be configured to 3PWM mode by setting the PWM\_MODE bitfield to b001. In such a case, only one input PWM signal (high-side) per phase is necessary. The 6EDL7151 automatically generates the low-side signals according to Table 3 and inserts a configurable dead time. The dead time is independently programmable for high to low (fall of phase node voltage) and low to high (rise of phase voltage) transitions through the bitfields DT\_RISE and DT FALL.

INLx signals can be ignored in this mode.

The VSENSE/nBRAKE pin may be used for braking the motor. See Chapter 3.1.6 for more information on braking modes. Figure 4 depicts a system diagram for this PWM mode.

Truth table for 3PWM mode Table 3

| INHx | INLx | VSENSE/nBRAKE | GHx        | GLx        | SHx        |
|------|------|---------------|------------|------------|------------|
| 1    | 0    | 1             | HIGH       | LOW        | HIGH       |
| 0    | 0    | 1             | LOW        | HIGH       | LOW        |
| X    | 1    | 1             | LOW        | LOW        | High-Z     |
| X    | Х    | 0             | Brake cfg. | Brake cfg. | Brake cfg. |

Note: X means any level.

The brake function can be configured to switch on all low-side MOSFETs, all high-side MOSFETs, alternate Note: between these two options, or set all outputs to high-Z.





Figure 4 3PWM mode scheme

#### 3.1.3 PWM with one input and commutation pattern - 1PWM

When PWM\_MODE is set to b010, 6EDL7151 is configured to 1PWM mode. In this case, the duty cycle and frequency of signal INHA is used to determine the duty cycle (or amplitude) and the frequency of the PWM outputs generated by 6EDL7151. The rest of the inputs are captured to decide the commutation pattern or state of the outputs. INHC signal can be used to implement 12-step trapezoidal commutation (also called block commutation). Dead time is automatically inserted according to programmed values in the bitfields DT\_RISE and DT\_FALL.

Figure 5 shows a system diagram of 1PWM mode.



Figure 5 1PWM mode scheme

Additionally, the user has the option to select between two main commutation schemes programmable via the register bitfield PWM\_FREEW\_CFG:



- **Diode freewheeling** bitfield PWM\_FREEW\_CFG = b1: In this case, the freewheeling current flows through the low-side MOSFET body diodes. The truth table for this mode is shown in Table 4.
- **Active freewheeling** bitfield PWM\_FREEW\_CFG = b0: In this case, the low-side MOSFETs are switched synchronously to reduce conduction losses on the body diode conduction. The truth table for this mode is shown in Table 5.

Table 4 Truth table for 1PWM mode with diode freewheeling

| State | INLA,<br>INHB,<br>INLB, | INHC | VSENS<br>E/<br>nBRAK<br>E | GHA        | GLA        | GHB        | GLB        | GHC        | GLC        | SHA        | SHB        | SHC        |
|-------|-------------------------|------|---------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| AB    | 011                     | 0    | 1                         | PWM        | LOW        | LOW        | HIGH       | LOW        | LOW        | HIGH       | LOW        | -          |
| AB_CB | 010                     | 1    | 1                         | PWM        | LOW        | LOW        | HIGH       | PWM        | LOW        | HIGH       | LOW        | HIGH       |
| СВ    | 010                     | 0    | 1                         | LOW        | LOW        | LOW        | HIGH       | PWM        | LOW        | -          | LOW        | HIGH       |
| CB_CA | 110                     | 1    | 1                         | LOW        | HIGH       | LOW        | HIGH       | PWM        | LOW        | LOW        | LOW        | HIGH       |
| CA    | 110                     | 0    | 1                         | LOW        | HIGH       | LOW        | LOW        | PWM        | LOW        | LOW        | -          | HIGH       |
| CA_BA | 100                     | 1    | 1                         | LOW        | HIGH       | PWM        | LOW        | PWM        | LOW        | LOW        | HIGH       | HIGH       |
| BA    | 100                     | 0    | 1                         | LOW        | HIGH       | PWM        | LOW        | LOW        | LOW        | LOW        | HIGH       | -          |
| BA_BC | 101                     | 1    | 1                         | LOW        | HIGH       | PWM        | LOW        | LOW        | HIGH       | LOW        | HIGH       | LOW        |
| ВС    | 101                     | 0    | 1                         | LOW        | LOW        | PWM        | LOW        | LOW        | HIGH       | -          | HIGH       | LOW        |
| BC_AC | 001                     | 1    | 1                         | PWM        | LOW        | PWM        | LOW        | LOW        | HIGH       | HIGH       | HIGH       | LOW        |
| AC    | 001                     | 0    | 1                         | PWM        | LOW        | LOW        | LOW        | LOW        | HIGH       | HIGH       | -          | LOW        |
| AC_AB | 011                     | 1    | 1                         | PWM        | LOW        | LOW        | HIGH       | LOW        | HIGH       | HIGH       | LOW        | LOW        |
| Align | 111                     | Х    | 1                         | PWM        | LOW        | LOW        | HIGH       | LOW        | HIGH       | HIGH       | LOW        | LOW        |
| Stop  | 000                     | Х    | 1                         | LOW        | LOW        | LOW        | LOW        | LOW        | LOW        | -          | -          | -          |
| Brake | XXX                     | Х    | 0                         | Brake cfg. |

**Note**: X means any level.

**Note**: SHx HIGH means that the SHx pin is switching between GND and the DC bus voltage or battery voltage according to PWM signals. '-' represents a floating state, meaning both high-side and low-side MOSFETs are

OFF.

The brake function can be configured to switch on all low-side MOSFETs, all high-side MOSFETs, alternate

between these two options or set all outputs to high-Z.

Table 5 Truth table for 1PWM mode with active freewheeling

| State | INLA,<br>INHB,<br>INLB, | INHC | VSENS<br>E/<br>nBRAK<br>E | GHA | GLA  | GHB | GLB  | GHC | GLC | SHA  | SHB | SHC |
|-------|-------------------------|------|---------------------------|-----|------|-----|------|-----|-----|------|-----|-----|
| AB    | 011                     | 0    | 1                         | PWM | !PWM | LOW | HIGH | LOW | LOW | HIGH | LOW | _   |

(table continues...)

Note:



Table 5 (continued) Truth table for 1PWM mode with active freewheeling

| State | INLA,<br>INHB,<br>INLB, | INHC | VSENS<br>E/<br>nBRAK<br>E | GHA        | GLA          | GHB          | GLB        | GHC        | GLC        | SHA        | SHB        | SHC        |
|-------|-------------------------|------|---------------------------|------------|--------------|--------------|------------|------------|------------|------------|------------|------------|
| AB_CB | 010                     | 1    | 1                         | PWM        | !PWM         | LOW          | HIGH       | PWM        | !PWM       | HIGH       | LOW        | HIGH       |
| СВ    | 010                     | 0    | 1                         | LOW        | LOW          | LOW          | HIGH       | PWM        | !PWM       | -          | LOW        | HIGH       |
| CB_CA | 110                     | 1    | 1                         | LOW        | HIGH         | LOW          | HIGH       | PWM        | !PWM       | LOW        | LOW        | HIGH       |
| CA    | 110                     | 0    | 1                         | LOW        | HIGH         | LOW          | LOW        | PWM        | !PWM       | LOW        | -          | HIGH       |
| CA_BA | 100                     | 1    | 1                         | LOW        | HIGH         | PWM          | !PWM       | PWM        | !PWM       | LOW        | HIGH       | HIGH       |
| BA    | 100                     | 0    | 1                         | LOW        | HIGH         | PWM          | !PWM       | LOW        | LOW        | LOW        | HIGH       | -          |
| BA_BC | 101                     | 1    | 1                         | LOW        | HIGH         | PWM          | !PWM       | LOW        | HIGH       | LOW        | HIGH       | LOW        |
| ВС    | 101                     | 0    | 1                         | LOW        | LOW          | PWM          | !PWM       | LOW        | HIGH       | -          | HIGH       | LOW        |
| BC_AC | 001                     | 1    | 1                         | PWM        | !PWM         | PWM          | !PWM       | LOW        | HIGH       | HIGH       | HIGH       | LOW        |
| AC    | 001                     | 0    | 1                         | PWM        | !PWM         | LOW          | LOW        | LOW        | HIGH       | HIGH       | -          | LOW        |
| AC_AB | 011                     | 1    | 1                         | PWM        | !PWM         | LOW          | HIGH       | LOW        | HIGH       | HIGH       | LOW        | LOW        |
| Align | 111                     | Х    | 1                         | PWM        | !PWM         | LOW          | HIGH       | LOW        | HIGH       | HIGH       | LOW        | LOW        |
| Stop  | 000                     | Х    | 1                         | LOW        | LOW          | LOW          | LOW        | LOW        | LOW        | -          | -          | -          |
| Brake | XXX                     | Х    | 0                         | Brake cfg. | Brake<br>cfg | Brake<br>cfg | Brake cfg. |

**Note**: X means any level.

**Note**: SHx HIGH means that SHx pin is switching between GND and the DC bus voltage or battery voltage. '-' is

floating state, meaning both high-side and low-side MOSFETs are OFF.

**Note**: The brake function can be configured to switch on all low-side MOSFETs, all high-side MOSFETs, alternate

between these two options or set all outputs to high-Z.

#### 3.1.3.1 12-step trapezoidal commutation

Input INHC can be optionally used to create a 12-step trapezoidal commutation. This method energizes two or three phases at the same time in contrast to a typical 6-step trapezoidal commutation where only two phases are energized at any time. In the 12-step trapezoidal commutation, torque ripple is improved and the angle created between stator and rotor flux vectors can be controlled within 30° (electrical angle, the same below) accuracy instead of 60° in 6-step trapezoidal commutation. This method improves motor efficiency and torque ripple, however it requires additional position information. This information can be processed by a microcontroller to produce the signals INHA, INLA, INHB, INLB and INHC according to Table 4 or Table 5. As can be seen, from a system perspective, the INHC signal must toggle at every 30° rotation.

In case the INHC signal is not toggled, the device applies the commutation as shown in to Table 4 or Table 5.

As an example, if INHC is left low, a classic 6-step trapezoidal commutation pattern are produced. In case INHC is pulled high, the pattern shows a 30° advance with respect to a standard 6-step trapezoidal commutation. The user can use these variants or toggle the INHC pin every 30° of rotation to create a 12-step commutation pattern.

VSENSE/nBRAKE pin can be used for braking the motor. See Chapter 3.1.6 for more information on braking modes. Below is a summary of inputs and output functionalities:



information on braking modes.

- INHA PWM input, defines PWM output duty cycle and frequency
- INLA, INHB, INLB Provide timing for modulation pattern changes
- INHC Signalizes 12-step commutation by toggling every 30°, otherwise keep it low (or high) for 6-step commutation
- INLC This input is ignored in this mode. It is recommended to pull it low
- VSENSE/ nBRAKE signal When active, 6EDL7151 forces the motor to brake
- GHA, GLA, GHB, GLB, GHC, GLC Complementary PWM output signals

Table 4 shows the possible states for 1PWM mode with diode freewheeling while Table 5 for active freewheeling.

### 3.1.4 PWM with one input and commutation with Hall sensor inputs - 1PWM with Hall sensors

6EDL7151 integrates three Hall comparators (Chapter 3.8) to detect the pattern of movement in the motor. This can be used for rotor-locked detection but can also be utilized to drive the PWM commutation pattern automatically allowing a simplified PWM pattern in the MCU. This will enable cost sensitive applications where a low-end controller or some type of simpler circuitry is used basically to create a clock signal for INHA input.

To enable this mode, the PWM\_MODE bitfield needs to be configured to value b011. The truth table presented in Table 6 dictates the commutation pattern. In this mode, 6EDL7151 together with Hall sensor inputs decides the switching pattern of the PWM output signals. The duty cycle and frequency of the output signals is determined by INHA duty cycle and frequency. Dead time is inserted automatically according to programmed values in DT\_RISE and DT\_FALL. Figure 6 shows a schematic diagram of 1PWM mode with Hall sensors.

In a similar way as in Chapter 3.1.3, the user has the option to select between two main commutation schemes programmable via the bitfield PWM\_FREEW\_CFG in the PWM\_CFG register: diode and active freewheeling. No truth table is shown for diode mode. This can be constructed by substituting "!PWM" cells in Table 6 with "LOW".

Similarly to other PWM modes, VSENSE/nBRAKE pin can be used for braking the motor. See Chapter 3.1.6 for more

MCU or 1PWM mode simpler with Hall sensors circuitry GHA INHA PWM timer 📥 (PWM IN) INLA (HA) GLA **GHB** Dead **INHB** M time insertion INLB (HB) GLB GHC **GPIO** INHC (DIR) Hall sensors GLC INLC (HC) VSENSE / nBRAKE **GPIO** Current sensing ADC

Figure 6 1PWM mode with Hall sensors, self-controlled pattern switching



| rable o fruin table for 1PWM with natt sensors, active freewheeling | Table 6 | Truth table for 1PWM with Hall sensors, | active freewheeling |
|---------------------------------------------------------------------|---------|-----------------------------------------|---------------------|
|---------------------------------------------------------------------|---------|-----------------------------------------|---------------------|

| INLx<br>[A,B,C]              | INHC<br>(DIR) | VSENSE<br>/<br>nBRAK<br>E | GHA        | GLA           | GHB           | GLB        | GHC        | GLC           | SHA           | SHB           | SHC        |
|------------------------------|---------------|---------------------------|------------|---------------|---------------|------------|------------|---------------|---------------|---------------|------------|
| 101                          | 1             | 1                         | PWM        | !PWM          | LOW           | LOW        | LOW        | HIGH          | HIGH          | -             | LOW        |
| 100                          | 1             | 1                         | LOW        | LOW           | PWM           | !PWM       | LOW        | HIGH          | -             | HIGH          | LOW        |
| 110                          | 1             | 1                         | LOW        | HIGH          | PWM           | !PWM       | LOW        | LOW           | LOW           | HIGH          | -          |
| 010                          | 1             | 1                         | LOW        | HIGH          | LOW           | LOW        | PWM        | !PWM          | LOW           | -             | HIGH       |
| 011                          | 1             | 1                         | LOW        | LOW           | LOW           | HIGH       | PWM        | !PWM          | -             | LOW           | HIGH       |
| 001                          | 1             | 1                         | PWM        | !PWM          | LOW           | HIGH       | LOW        | LOW           | HIGH          | LOW           | -          |
| 101                          | 0             | 1                         | LOW        | HIGH          | LOW           | LOW        | PWM        | !PWM          | LOW           | -             | HIGH       |
| 100                          | 0             | 1                         | LOW        | LOW           | LOW           | HIGH       | PWM        | !PWM          | -             | LOW           | HIGH       |
| 110                          | 0             | 1                         | PWM        | !PWM          | LOW           | HIGH       | LOW        | LOW           | HIGH          | LOW           | -          |
| 010                          | 0             | 1                         | PWM        | !PWM          | LOW           | LOW        | LOW        | HIGH          | HIGH          | -             | LOW        |
| 011                          | 0             | 1                         | LOW        | LOW           | PWM           | !PWM       | LOW        | HIGH          | -             | HIGH          | LOW        |
| 001                          | 0             | 1                         | LOW        | HIGH          | PWM           | !PWM       | LOW        | LOW           | LOW           | HIGH          | -          |
| XXX                          | Х             | 0                         | Brake cfg. | Brake<br>cfg. | Brake<br>cfg. | Brake cfg. | Brake cfg. | Brake<br>cfg. | Brake<br>cfg. | Brake<br>cfg. | Brake cfg. |
| 111<br>(Forbidd<br>en state) | X             | 1                         | LOW        | LOW           | LOW           | LOW        | LOW        | LOW           | -             | -             | -          |
| 000<br>(Forbidd<br>en state) | Х             | 1                         | LOW        | LOW           | LOW           | LOW        | LOW        | LOW           | -             | -             | -          |

**Note**: X means any level. XXX means any other combination on inputs not shown.

**Note**: SHx HIGH means that the SHx pin is switching between GND and the DC bus voltage or battery voltage. '-

'represents a floating state, meaning both high-side and low-side MOSFETs are OFF.

**Note**: For diode freewheeling mode, substitute "!PWM" cells with "LOW".

**Note**: The brake function can be configured to switch on all low-side MOSFETs, all high-side MOSFETs, alternate

between these two options or set all outputs to high-Z.

Below are the signal functionality for 1PWM mode with Hall sensors:

- INHA PWM input, defines the duty cycle and frequency of PWM output signals
- INLA, INLB, INLC Hall sensor inputs (HA, HB, HC) define the PWM output pattern depending on motor position
- VSENSE/nBRAKE signal when active, 6EDL7151 forces a brake event
- INHC Direction (DIR) control. Provided by an MCU to define the direction of motor rotation
- GHA, GLA, GHB, GLB, GHC, GLC PWM output signals for high-side and low-side

A schematic representation of the commutation states is presented in Figure 7.





Figure 7 6-state switching overview, diode freewheeling mode is represented here for simplification, single direction considered



### 3.1.5 PWM with one input and commutation with Hall sensor inputs and alternating recirculation - 1PWM with Hall sensors and alternating recirculation

Thermal management in power tools systems is a key factor for achieving higher power densities. A more advance thermal management may allow smaller heat sink components or a smaller PCB area. This PWM mode focuses on distributing the MOSFET stress more evenly between all MOSFETs in the inverter. This concept alternates the recirculation of the freewheeling current between high-side and low-side MOSFETs. This is achieved by extending the truth table shown in Table 6 into Table 7.

On the first rotation (electrical), the inverter recirculates the current through the high-side MOSFETS (PWM modulated MOSFET) and the low-side MOSFET are always ON. In the second electrical rotation, the low-side MOSFETs recirculates the freewheeling current (PWM modulated MOSFET), and therefore, the high-side is the one fully ON. This cycle repeats in further rotations. A graphical representation for the switching states is presented in Figure 8. In this figure, states A to F represent high-side modulation while states G to L represent the low-side modulation. The state machine returns to state A after state L, starting over again the cycle.

PWM\_FREEW\_CFG configures this mode as well either as diode or active freewheeling. No truth table is shown for the diode mode. This can be constructed by substituting the "!PWM" cells with LOW in Table 7.

Table 7 Truth table for 1PWM mode with Hall sensors, active freewheeling and alternating recirculation

| INLx<br>[A,B,C] | VSENSE<br>/<br>nBRAK<br>E | Fully<br>ON   | GHA  | GLA  | GHB  | GLB  | GHC  | GLC  | SHA  | SHB  | SHC  |
|-----------------|---------------------------|---------------|------|------|------|------|------|------|------|------|------|
| INHC (D         | IR) = 1                   |               |      |      |      |      |      |      |      |      |      |
| 101             | 1                         | Low-<br>side  | PWM  | !PWM | LOW  | LOW  | LOW  | HIGH | HIGH | -    | LOW  |
| 100             | 1                         | Low-<br>side  | LOW  | LOW  | PWM  | !PWM | LOW  | HIGH | -    | HIGH | LOW  |
| 110             | 1                         | Low-<br>side  | LOW  | HIGH | PWM  | !PWM | LOW  | LOW  | LOW  | HIGH | -    |
| 010             | 1                         | Low-<br>side  | LOW  | HIGH | LOW  | LOW  | PWM  | !PWM | LOW  | -    | HIGH |
| 011             | 1                         | Low-<br>side  | LOW  | LOW  | LOW  | HIGH | PWM  | !PWM | -    | LOW  | HIGH |
| 001             | 1                         | Low-<br>side  | PWM  | !PWM | LOW  | HIGH | LOW  | LOW  | HIGH | LOW  | -    |
| 101             | 1                         | High-<br>side | HIGH | LOW  | LOW  | LOW  | !PWM | PWM  | HIGH | -    | LOW  |
| 100             | 1                         | High-<br>side | LOW  | LOW  | HIGH | LOW  | !PWM | PWM  | -    | HIGH | LOW  |
| 110             | 1                         | High-<br>side | !PWM | PWM  | HIGH | LOW  | LOW  | LOW  | LOW  | HIGH | -    |
| 010             | 1                         | High-<br>side | !PWM | PWM  | LOW  | LOW  | HIGH | LOW  | LOW  | -    | HIGH |



Table 7 (continued) Truth table for 1PWM mode with Hall sensors, active freewheeling and alternating recirculation

| INLx<br>[A,B,C]              | VSENSE<br>/<br>nBRAK<br>E | Fully<br>ON   | GHA        | GLA        | GHB        | GLB        | GHC        | GLC        | SHA        | SHB        | SHC        |
|------------------------------|---------------------------|---------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| 011                          | 1                         | High-<br>side | LOW        | LOW        | !PWM       | PWM        | HIGH       | LOW        | -          | LOW        | HIGH       |
| 001                          | 1                         | High-<br>side | HIGH       | LOW        | !PWM       | PWM        | LOW        | LOW        | HIGH       | LOW        | -          |
| INHC (DI                     | R) = 0                    |               |            |            | -1         | 1          | 1          |            |            | -1         |            |
| 101                          | 1                         | Low-<br>side  | LOW        | HIGH       | LOW        | LOW        | PWM        | !PWM       | LOW        | -          | HIGH       |
| 100                          | 1                         | Low-<br>side  | LOW        | LOW        | LOW        | HIGH       | PWM        | !PWM       | -          | LOW        | HIGH       |
| 110                          | 1                         | Low-<br>side  | PWM        | !PWM       | LOW        | HIGH       | LOW        | LOW        | HIGH       | LOW        | -          |
| 010                          | 1                         | Low-<br>side  | PWM        | !PWM       | LOW        | LOW        | LOW        | HIGH       | HIGH       | -          | LOW        |
| 011                          | 1                         | Low-<br>side  | LOW        | LOW        | PWM        | !PWM       | LOW        | HIGH       | -          | HIGH       | LOW        |
| 001                          | 1                         | Low-<br>side  | LOW        | HIGH       | PWM        | !PWM       | LOW        | LOW        | LOW        | HIGH       | -          |
| 101                          | 1                         | High-<br>side | !PWM       | PWM        | LOW        | LOW        | HIGH       | LOW        | LOW        | -          | HIGH       |
| 100                          | 1                         | High-<br>side | LOW        | LOW        | !PWM       | PWM        | HIGH       | LOW        | -          | LOW        | HIGH       |
| 110                          | 1                         | High-<br>side | HIGH       | LOW        | !PWM       | PWM        | LOW        | LOW        | HIGH       | LOW        | -          |
| 010                          | 1                         | High-<br>side | HIGH       | LOW        | LOW        | LOW        | !PWM       | PWM        | HIGH       | -          | LOW        |
| 011                          | 1                         | High-<br>side | LOW        | LOW        | HIGH       | LOW        | !PWM       | PWM        | -          | HIGH       | LOW        |
| 001                          | 1                         | High-<br>side | !PWM       | PWM        | HIGH       | LOW        | LOW        | LOW        | LOW        | HIGH       | -          |
| XXX                          | 0                         | Х             | Brake cfg. |
| 111<br>(Forbidd<br>en state) | 1                         | 1             | LOW        | LOW        | LOW        | LOW        | LOW        | LOW        | -          | -          | -          |
| 000<br>(Forbidd<br>en state) | 1                         | 1             | LOW        | LOW        | LOW        | LOW        | LOW        | LOW        | -          | -          | -          |



#### 3 Functional description

**Note**: X means any level.

**Note**: SHx HIGH means that the SHx pin is switching between GND and the DC bus voltage or battery voltage. '-

'represents a floating state, meaning both high-side and low-side MOSFETs are OFF.

**Note**: For diode freewheeling mode, substitute "!PWM" cells with "LOW".

**Note**: The brake function can be configured to switch on all low-side MOSFETs, all high-side MOSFETs, alternate

between these two options or set all outputs to high-Z.

3 Functional description



Figure 8 12-state switching overview for alternating recirculation. Six new states are included (G to L) compared to other 1PWM modes, diode freewheeling mode is represented here for simplification, single direction considered

#### 3.1.6 PWM braking modes

In all the PWM modes presented previously, the device can go into a controlled braking mode. This braking mode drives the PWM signals in a way that the motor goes to a safe state in a controlled manner. This is of critical importance for some power tool applications where a sudden or uncontrolled braking may destroy elements of the tool or become a hazard to the user. The following events can trigger the braking action in 6EDL7151:

- Pull-low pin VSENSE/nBRAKE
- Programmable overcurrent protection (OCP) fault on current sense amplifiers
- Programmable watchdog timer fault



Of the above, the pin VSENSE/nBRAKE is the only one that can be actively used by, for example, a microcontroller to start a braking event. The other two are the reactions to fault detections.

Pin VSENSE/ nBRAKE shall be high for normal operation of the motor. However, as soon as a low level is detected in it, the gate driver logic activates high-side MOSFETs or low-side MOSFETs, therefore braking the motor actively.

The 6EDL7151 braking circuitry can be configured as illustrated in Figure 9 in the following modes by programming the bitfield BRAKE\_CFG in the register PWM\_CFG:

- **High-side braking mode**: upon a braking event, all high-side MOSFETs are activated and all low-side MOSFETs are switched off.
- **Low-side braking mode**: upon a braking event, all low-side MOSFETs are activated and all high-side MOSFETs are switched off.
- **Alternate braking mode**: upon every new braking event, the system alternates between high-side braking and low-side braking. With alternate braking, stresses on the MOSFETs are distributed equally, therefore improving the system robustness.
- **Non-power braking mode** high impedance (high-Z) outputs: upon a braking event all switches are forced to high-Z mode. Currents present in motor windings are recirculate through MOSFET body diodes or other available structures in the inverter. This mode is recommended if a MOSFET short occurs in the inverter.

The system microcontroller (MCU) can modify the brake-related bitfields during the run time of the system to adapt to specific conditions.



Figure 9 System overview for PWM braking modes

Before the braking action starts, the 6EDL7151 prepares the inverter as fast as possible for a safe braking. Depending on the inverter state at the moment of the braking request, the device needs to switch off some MOSFETs and insert dead times. For example, the braking signal arrives when phase A is high-side switched-off and low-side switched-on, and assuming a high-side braking configuration, then the 6EDL7151 immediately switches off the low-side MOSFET, inserting the configured dead time, and finally switch on the high-side MOSFET of phase A with the rest of high-side MOSFETs.

#### 3.1.7 Dead time insertion

The PWM unit in the 6EDL7151 automatically inserts a dead time between complementary signals (GHx and GLx). The DT\_RISE bitfield defines the dead time period for the rising transition (of phase node voltage) while DT\_FALL independently defines the dead time for the falling transition. A minimum dead time (see Table 21 for values and conditions) is always observed to prevent a strong shoot-through condition.



Figure 10 shows a detailed timing diagram of 1PWM modes dead time insertion including the timing definitions. A propagation time ( $t_{PROP\_HS}$  and  $t_{PROP\_LS}$ ) elapses between the input signal and the actual gate driver output signals. These timing definitions are applicable to all other PWM modes.

Dead time and slew rate control features are designed in a safe way so that a change in slew rate updates in a synchronous manner to the PWM switching. This eliminates the possible shoot-through during the possible update of the slew rate during operation due to misalignment of timings.

Note:

Current sense amplifier OCP and VDS sensors can be used to detect the excessive current in the system. Nevertheless, the application software must ensure that dead time is sufficient for the slew rate configuration and the MOSFETs selection.



Figure 10 Dead time insertion timing diagram in 1PWM modes

#### 3.2 Three-phase gate driver

The 6EDL7151 three-phase gate driver is a floating driver for a three-phase two-level inverter. It is capable to drive with a configurable slew rate and driving voltage with up to 1.5 A of both sourcing and sinking peak currents. Configurations and settings are shared by all three half-bridge drivers. Programmable charge pumps supply the gate drivers ensuring a 100% duty cycle and configurable driving voltage for maximum optimization of the gate driver. Numerous protections are included to ensure safe operation of the gate driver system under stress conditions, including improved phase node ( $V_{\text{SHx}}$ ) tolerance to negative voltage spikes (see Table 17). This section describes the following features of the integrated three-phase gate driver:

- Gate driver architecture
- Slew rate control
- Gate driver voltage programmability

#### 3.2.1 Gate driver architecture

Three identical pairs of gate drivers are integrated to the device. High-side and low-side drivers are designed with the same architecture. However, supply domains for both sections are designed differently. Precise charge pumps are utilized to supply both drivers, VCCLS to the low-side gate drivers, and VCCHS to the high-side gate drivers. An overview of the general architecture is shown in Figure 11.



The low-side section of the gate driver is supplied by VCCLS. When the device is under normal operation, VCCLS is "PVCC" volts above ground and PVCC voltage is programmable via the SPI registers and defines the gate driving voltage for the inverter power MOSFETs. The VCCLS voltage is generated by the low-side charge pump from VDDB voltage - the integrated buck converter output voltage. An external "flying" capacitor  $C_{\rm CP1}$  is required for the charge pump to work properly.

The high-side section of the gate driver is supplied by VCCHS, a separate charge pump that generates "PVCC" volts above PVDD for proper bias of the high-side MOSFET drivers. Similarly to the low-side section, a "flying" capacitor  $C_{\text{CP2}}$  is necessary for proper operation of the charge pump, and PVCC voltage is programmable via the same SPI register.

Additional "tank" capacitors  $C_{VCCLS}$  and  $C_{VCCHS}$  are required for VCCLS and VCCHS pins respectively. These and other required components' recommended values are shown in Table 22.

The selection of those capacitors will have impacts in different parameters in the charge pump, including the voltage ripple in VCCLS and VCCHS, as well as the start-up time or the maximum current the gate drivers can supply.



Figure 11 Gate driver architecture overview

#### 3.2.2 Slew rate control

Control of MOSFET  $V_{DS}$  rise and fall times is one of the most important parameters for optimizing drive systems, affecting critical factors like:

- Switching losses
- Dead time optimization
- *V*<sub>DS</sub> ringing with possible avalanche event in MOSFETs. Avalanche is a critical factor in MOSFETs that can lead to device destruction or reliability issues

26

EMI design and optimizations

#### 3 Functional description

- Control of negative spike in SHx pins
- Possible snubber design (MOSFET snubber or bridge bypass capacitors)

6EDL7151 is capable of adjusting the slew rate of the MOSFET switching ( $V_{DS}$ ). Slew rate control functionality controls independently the rise (low to high) and fall (high to low) slew rates of the drain-to-source voltage by adjusting the gate current applied to MOSFET gate.

Note:

R<sub>g</sub> resistors might be used, however, the user must consider the voltage drop on the resistor when driving the MOSFET with the constant current provided by 6EDL7151.

#### 3.2.2.1 Slew rate control parameters and usage

The user can configure the gate driver current and timings with the following parameters via the SPI-accessible registers:

- I<sub>HS SRC</sub> bitfield IHS\_SRC: gate driver current value for switching ON high-side MOSFETs
- I<sub>HS SINK</sub> bitfield IHS\_SINK: gate driver current value for switching OFF high-side MOSFETs
- ILS\_SRC bitfield ILS\_SRC: gate driver current value for switching ON low-side MOSFETs
- ILS SINK bitfield ILS\_SINK: gate driver current value for switching OFF low-side MOSFETs
- $I_{PRE\_SRC}$  bitfield I\_PRE\_SRC: precharge gate driver current value for switching ON both high-side and low-side MOSFETs. Needs to be enabled via the bitfield I\_PRE\_SRC\_DIS, otherwise precharge is set to maximum current
- $I_{PRE\_SINK}$  bitfield I\_PRE\_SINK: pre-discharge gate driver current value for switching OFF both high-side and low-side MOSFETs. Needs to be enabled via the bitfield I\_PRE\_SNK\_DIS, otherwise pre-discharge is set to maximum current.
- $T_{DRIVE1}$  bitfield TDRIVE1: amount of time that  $I_{PRE\_SRC}$  is applied. Shared configuration between high-side and low-side drivers.
- $T_{\text{DRIVE2}}$  bitfield TDRIVE2: amount of time that  $I_{\text{HS\_SRC}}$  and  $I_{\text{LS\_SRC}}$  are applied. Shared configuration between high-side and low-side drivers.
- $T_{\text{DRIVE3}}$  bitfield TDRIVE3: amount of time that  $I_{\text{PRE\_SINK}}$  is applied. Shared configuration between high-side and low-side drivers.
- $T_{\text{DRIVE4}}$  bitfield TDRIVE4: amount of time that  $I_{\text{HS\_SINK}}$  and  $I_{\text{LS\_SINK}}$  are applied. Shared configuration between high-side and low-side drivers.

A possible configuration is graphically presented in Figure 12. This represents a 6PWM mode in which the microcontroller inserts a specific dead time between the INHx and INLx signals. The driving scheme is applicable to other PWM modes. Propagation delays are not depicted for simplification of the diagram (see Figure 10 for details on propagation delay).

Once the gate is commanded to apply a change to the output, the gate driver applies a constant current defined by the user programmable value  $I_{\text{PRE\_SRC}}$  for a time defined by  $T_{\text{DRIVE1}}$ . After  $T_{\text{DRIVE1}}$  period, the MOSFET gate voltage should ideally have reached the threshold voltage ( $V_{\text{GS(th)}}$ ). After  $T_{\text{DRIVE1}}$ , the gate driver applies the next gate current configuration for a period defined by  $T_{\text{DRIVE2}}$ . The current applied in this period is decisive to determine both dI/dt and dV/dt of the MOSFETs as it charges the  $Q_{\text{SW}}$  of the MOSFETs. The user can alternatively decide to reduce this period to cover only  $Q_{\text{gd}}$  portion, therefore controlling dI/dt region with the  $T_{\text{DRIVE1}}$  period for independent control. To ensure proper fine-tuning, the 6EDL7151 offers separate configuration registers for the high-side and low-side ( $I_{\text{HS\_SRC}}$  and  $I_{\text{LS\_SRC}}$  respectively) for this second period.

Once the  $T_{\text{DRIVE2}}$  period is elapsed, the gate driver applies full current (1.5 A) to ensure the fastest turn on of the MOSFET. This fully charges the MOSFET gate ( $Q_{\text{od}} = Q_{\text{g}} - Q_{\text{sw}} - Q_{\text{g(th)}}$ ) till the programmed PVCC value. A similar process takes place in the discharge of the MOSFET.

**Note**: Considering that slew rate variations affect the actual dead time value, the user must select dead time accordingly.

3 Functional description



Figure 12 CdV/dt clamp waveforms

#### 3.2.2.2 Gate driver clamping: CdV/dt suppressor

In motor drive applications using a three-phase inverter, it is known that during the turn-on of one MOSFET of the half bridge (high-side or low-side), the complementary MOSFET gate voltage is influenced resulting in a self-turn-on effect possibly creating a shoot-through situation. This is especially critical in the following case: to suppress CdV/dt in a complementary MOSFET, the slew rate controller applies the strongest pull-down current to hold tight the gate to the source when the other MOSFET starts switching.

**Note**: It is expected that  $V_{GS}$  still rises, but the strong gate driver setting should help mitigate the risk of  $V_{GS(th)}$  crossing.

The device activates the strong pull-down during both  $T_{\text{DRIVE1}}$  and  $T_{\text{DRIVE2}}$  of the complementary signal.



#### 3 Functional description

- If  $T_{DRIVE1} = 0$ , the start of the strong pull-down is triggered by  $T_{DRIVE2}$  start and last for  $T_{DRIVE2}$  period.
- If  $T_{DRIVE2} = 0$ , the start of the strong pull-down is triggered by  $T_{DRIVE1}$  start and last for  $T_{DRIVE1}$  period.
- If  $T_{DRIVE1} = T_{DRIVE2} = 0$ , the gate driver is activated with 1.5 A current. In this case the suppressor/clamp is not activated.

**Note**: If a user wants to use the device as 'slew rate control disabled', he must set  $T_{\text{DRIVE1}}$  different from 0 and  $T_{\text{DRIVE2}} = 0$  to achieve the 1.5 A always setting.

IDRIVE\_PRE\_CFG controls the usage of this feature via the bitfield I\_CLAMP\_DIS. The clamping or suppressor concept is described in Figure 12.

**Note**: The current consumption in VCCLS and VCCHS pins can increase when the clamping feature is enabled.

#### 3.2.2.3 VGS comparators

The gate driver module integrates gate to source comparators as well. These are used to detect when the  $V_{\rm GS}$  signal is almost at the target value, that is,  $V_{\rm GS_x} \ge {\sf PVCC} - V_{\rm GS_CMP_TH}$  during the switching on and  $V_{\rm GS_x} \le V_{\rm GS_CMP_TH}$  during the switching off. When any of these happen, the comparator trips and sets the gate current to  $I_{\rm HOLD}$  value. This is to reduce the power consumption and the impact of the self-turn-on effect, for example, when the high-side MOSFET is turning on while the low-side MOSFET is off. In this case, the hold current for the low-side MOSFET holds the gate of the MOSFET to the source with  $I_{\rm HOLD}$  strength. In Figure 13  $I_{\rm HOLD}$  is shown and depending on the  $V_{\rm GS}$  value, and will be applied sooner or later. In Figure 14 the thresholds for activating  $I_{\rm HOLD}$  current are shown.

The comparator integrates a deglitching stage to prevent the noise to activate the comparator erroneously during noisy events. The deglitching time is defined by  $t_{VGS\ CMP\ DEGLITCH}$ .

3 Functional description



Figure 13 Slew rate control timing for a complete switching cycle on a 6PWM mode, dead time inserted by MCU and propagation delays (INxy->Gxy) not considered for simplification. Parameters in red refer to programmable values

Figure 14 shows details of the charging and discharging transitions for a high-side MOSFET. Similar applies to a low-side MOSFET. The different gate charge areas of the MOSFET are shown. As a result of the flexible timing structure and the high  $T_{\text{DRIVEX}}$  resolution, the user has full control of the gate current applied during critical charge areas like  $Q_{\text{sw}}$  which is the key parameter controlling the MOSFET  $V_{\text{DS}}$  slew rate. This at the same time can be done while maintaining fast charging of other areas like  $Q_{\text{od}}$  which typically is relatively large compared to  $Q_{\text{sw}}$  and therefore, as it does not affect neither dV/dt nor dI/dt, can be accelerated by increasing gate current. Additionally, the precharge area  $(Q_{\text{g(th)}})$ , depending on the particular MOSFET, can benefit from a larger gate current than the one applied to the  $Q_{\text{sw}}$  region where maximum control is required. Using the precharge current configuration, higher gate currents can be selected for  $Q_{\text{g(th)}}$  reducing importantly the precharge timing, which otherwise could have needed several hundreds of ns to reach to  $V_{\text{GS(th)}}$ .

The precharge current can be selected from 17 different values. 16 defined by  $I_{\text{PRE\_SRC/SINK}}$  and additionally 1.5 A, which is the maximum peak current capability of the gate driver. In case of large MOSFETs,  $Q_{\text{g(th)}}$  during turn-on or  $Q_{\text{od}}$  during turn-off, might benefit from using the whole gate driver capability. To enable the full strength during the precharge area, the bitfields I\_PRE\_SNK\_DIS and I\_PRE\_SRC\_DIS have to be set in the register IDRIVE\_PRE\_CFG.

**Note**: When transitioning from one current setting to another, the user can experience some transition period until new current value is up and stable. During this period, the current might become lower than programmed for a brief period before reaching the target value.



Note:

When the gate to source voltage is getting close to the target voltage, either PVCC when charging or PGND when discharging, the gate driver is not able to fully maintain the target  $I_G$  current. This effect deviates from the ideal behavior shown before and can follow similar behavior to the dashed lines in Figure 14. This is independent from the  $I_{HOLD}$  values described before.



Figure 14 Detail of MOSFET gate charge during the charging and discharging transitions

In cases where  $Q_{g(th)}$  is too small to apply a larger current than the one used for slew rate control, the user can set  $T_{DRIVE2}$  to value 0. This results in the gate driver start driving the MOSFETs with  $T_{DRIVE1}$  and once the period is elapsed it applies 1.5 A ignoring the  $T_{DRIVE2}$  configuration. This ensures optimal settings for both large and small MOSFETs and the right fit for different technologies like OptiMOS<sup>TM</sup> or StronglRFET. Similarly,  $T_{DRIVE2}$ ,  $T_{DRIVE3}$  and/or  $T_{DRIVE4}$  can be set to 0 resulting in those configurations being skipped.

Figure 15 shows an example of this behavior where  $T_{DRIVE2} = 0$  while other  $T_{DRIVEx}$  settings are different from zero.





Figure 15 Detail of MOSFET gate charge during the charging and discharging transitions.  $T_{DRIVE2} = 0$  as example

#### 3.2.3 Gate driver voltage programmability

Different drives systems might benefit from different MOSFET technologies. An example is the common usage of logic level MOSFET versus standard or normal level MOSFETs, which show a higher threshold voltage ( $V_{GS(th)}$ ). For the same gate to source voltage, a logic level MOSFET presents a lower  $R_{DSON}$  value than a normal level MOSFET.

Increasing the driving voltage helps to reduce the  $R_{\rm DSON}$  of the MOSFET channel during the conduction, which is shown in Figure 16. As a result, it reduces the conduction losses of the system. However, rising the driving voltage increases the switching time (both rise and fall), leading to higher switching losses. The user must choose the right driving voltage depending on the system conditions.

#### 3 Functional description



Figure 16 Typical  $R_{DSON}$  versus  $V_{GS}$  characteristic in MOSFETs. Higher  $V_{GS}$  voltage reduces the  $R_{DSON}$  of the MOSFET

The 6EDL7151 allows designers to adjust the MOSFET driving voltage (PVCC voltage) via the SPI registers. The same value PVCC applies to both high-side and low-side side charge pumps with four possible values: 7 V, 10 V, 12 V, and 15 V. This is done via the bitfield PVCC\_SETPT.

**Note**: It is expected that the high-side charge pump produces a slightly lower voltage due to internal circuitry (diode). See Chapter 4.6.

Figure 17 shows ideal examples of how supply the voltage of the driver and slew rate control can play a role together in an ideal turn on of a low-side MOSFET. Section A of the figure shows how to set the slew rate of  $V_{GS}$  of the MOSFET by programming different current values (in this case  $I_{LS\_SRC}$ ). Section B shows the case in which, provided a fixed gate driver current  $I_{LS\_SRC}$ , PVCC is varied.





Figure 17 Gate driver slew rate configurability in an ideal low-side MOSFET switching, A) given a fixed supply voltage (PVCC = 12 V), variable  $I_{LS\_SRC}$ , B) Fixing the charging current, changes in PVCC produce different rise times

#### 3.3 Charge pump configuration

The user can adjust the charge pump operations depending on the specific needs. The following sections describe these configurations.

#### 3.3.1 Charge pump clock frequency selection

Charge pumps are based on switched capacitor circuits that work at a given switching frequency. 6EDL7151 offers the possibility to choose four different clock frequencies via SPI programming of the bitfield CP\_CLK\_CFG in the register CP\_CFG. Both flying capacitors and tank capacitors of the charge pumps must be chosen according to this configuration and both affect the start-up time of VCCLS and VCCHS rails as well as the possible voltage ripple of those pins.

#### 3.3.2 Charge pump clock spread spectrum feature

When the charge pump clock spread spectrum is enabled, it artificially introduces a frequency variation (see Table 21 for values) into the charge pump clock signal. The frequency at which the charge pump operates varies between those limits, reducing the emission intensity on the target frequency value by distributing that energy over a wider range of frequencies.

#### 3.3.3 Charge pump precharge for VCCLS

Precharge of the charge pump VCCLS is a feature that, if enabled via the SPI register, precharges the VCCLS rail right below the buck converter output voltage (VDDB) before the EN\_DRV pin is activated. This precharge takes place only the first time after a power-up (CE cycle) sequence.

In this case, when EN\_DRV is activated to enable the driver stage, the charge pump needs to ramp up the voltage in  $C_{\text{VCCLS}}$  from the existing precharge voltage until the PVCC selected value, therefore reducing considerably the start-up time for the charge pump when compared to the default situation in which  $C_{\text{VCCLS}}$  needs to be charged the whole PVCC voltage.

To enable the precharge of VCCLS, the bitfield CP\_PRECHARGE\_EN in the register SUPPLY\_CFG must be set.

3 Functional description

#### 3.3.4 Charge pump tuning

The start-up time for the charge pumps, defined as the time that the VCCLS voltage requires to reach the target programmed voltage (PVCC set point), depends on several factors:

- Target voltage programmed via the PVCC\_SETPT bitfield. The higher the PVCC voltage, the longer the start-up time
- Charge pump clock frequency: higher clock frequency results in shorter start-up time
- Charge pump tank capacitors ( $C_{VCCLS}$  and  $C_{VCCHS}$ ): using VCCLS as example, a smaller value of  $C_{VCCLS}$  results in:
  - Higher VCCLS ripple
  - Shorter start-up time
- Charge pump flying capacitors ( $C_{CP1}$  and  $C_{CP1}$ ): smaller capacitors lead to longer start-up time.

The selection of those parameters have an impact as well in the VCCLS and VCCHS voltage ripple. If a short start-up time is not a design target, it is recommended to increase the  $C_{\rm VCCLS}$  value to reduce the ripple and to improve the load transients. For a given  $C_{\rm VCCLS}$  value, the selection of flying capacitor  $C_{\rm CP1}$  also impacts the ripple in VCCLS and start-up time.

If start-up time needs to be optimized, the charge pump precharge feature is recommended. This is explained in Chapter 3.3.3.

The start-up behavior of the charge pumps and the rest of power supply is shown in detail in Chapter 3.12.

#### 3.3.5 Charge pump and gate driver protections

The gate drivers have the following protections:

- VCCLS UVLO
- VCCHS UVLO
- Floating gate driver pull-down
- Dead time insertion, this is explained in Chapter 3.1.7

#### 3.3.5.1 VCCLS undervoltage lockout (VCCLS UVLO)

The UVLO prevents the gate driver from propagating PWM signals if the drive voltage is not above the UVLO threshold as specified in Table 21.

During start-up, the charge pump voltage VCCLS ramps up until the UVLO rising threshold is crossed and release the UVLO status, allowing the PWM signals to propagate to gate driver outputs.

In case of overload of the VCCLS rail beyond the specified maximum load of the charge pump, the VCCLS drops. Eventually, the VCCLS voltage can cross the VCCLS UVLO falling threshold leading to the VCCLS UVLO fault. Refer to Table 12 for more information on the VCCLS UVLO fault handling. As a result of the VCCLS UVLO, the nFAULT pin is pulled down so the microcontroller in the system can decide how to proceed.

#### 3.3.5.2 VCCHS undervoltage lockout (VCCHS UVLO)

Similarly to VCCLS, a UVLO mechanism is integrated for the VCCHS voltage rail. The UVLO rising and falling thresholds can be found in Table 21.

During start-up, the charge pump voltage VCCHS ramps up until the UVLO rising threshold is crossed and release the UVLO status, allowing the PWM to propagate. In case of overload of VCCHS rail beyond the specified maximum load of the charge pump, the VCCHS voltage starts dropping. VCCHS voltage can then cross the VCCHS UVLO falling threshold leading to the VCCHS UVLO fault. Refer to Table 12 for more information on the VCCHS UVLO fault handling. As a result of the VCCHS UVLO, the nFAULT pin is pulled down so the microcontroller in the system can decide how to proceed.

#### 3.3.5.3 Floating gate strong pull-down

MOSFETs in an inverter can be exposed to non-zero gate voltage levels when the controllers or gate drivers are off. Sometimes those voltages are enough to activate or partially activate the MOSFETs leading to system failure or destruction, for example, a high-side MOSFET and a low-side MOSFET in an inverter leg activate at the same time. To stop such behavior, it is common to assemble weak pull down resistors (in the order of  $100 \text{ k}\Omega$ ) between gate and



source of the MOSFET. When the gate driver is off, the gate is pulled down to the source to prevent any turn-on or partial turn-on. As it is weak pull-down, this does not have much impact when the gate driver is active and driving MOSFETs normally. These external  $R_{\rm GS}$  resistors however require a good amount of PCB area and need to be placed in a location where the power layout needs to be optimized with no compromises.

To address this, the 6EDL7151 gate driver integrates a floating gate strong pull-down mechanism that includes both a passive and an active pull-down, as shown in Figure 18.

- Weak pull-down: A weak pull-down ( $R_{GS\_PD\_WEAK}$ ) is always connected between gate and source of each gate driver output. This ensures a weak pull-down during states where the gate driver is off, either because EN\_DRV is turned off or because the device is fully off (CE off). This mechanism is similar to the one described above ( $R_{GS}$ ).
- Strong pull-down: Additionally, during those gate driver off periods, if the external gate to source voltage increases for any reason as mentioned, an extra-pull down, much stronger (R<sub>GS\_PD\_STRONG</sub>) is activated, ensuring a tight pull-down and hindering any possible partial turn-on.



Figure 18 Floating gate driver pull down resistors. Strong pull down activates when gate driver is off and gate to source voltage increases

#### 3.4 Power supply system

The device embeds an advanced power supply system comprised of:

- Synchronous buck converter including both power switches
- DVDD linear voltage regulator programmable to output 3.3 V or 5 V
- Charge pump for low-side gate driver (described in Chapter 3.2)
- Charge pump for high-side gate driver (described in Chapter 3.2)

The 6EDL7151 has been designed for the lowest BOM (Bill of materials). The synchronous buck converter does not require external components like diodes, voltage dividers, or bootstrap capacitors yet at the same time reduces the low-side conduction losses as it utilizes a NMOS instead of a diode.

The overall goal of the buck converter is to support the rest of the power supply system. With the help of an external inductor  $L_{\text{BUCK}}$  and capacitor  $C_{\text{VDDB}}$ , it supplies both (high-side and low-side) charge pumps and the integrated DVDD voltage regulator. This architecture increases the efficiency of the device greatly compared to an only linear regulator system, yet maintains a very compact system solution. Furthermore, it allows working at a high supply voltage rating (PVDD).

DVDD linear voltage regulator is integrated to provide accurate and stable voltage to other external components either at 3.3 V or 5 V. In Figure 19, a schematic diagram of the complete power converter architecture and interconnections is shown.





Figure 19 Block diagram of power converter architecture

Designers can use VDDB pin to supply external components as long as the current limits of the buck converter, including charge pumps and linear regulator, are not exceeded. Nevertheless, overcurrent protections (OCP) are implemented for both buck converter and the linear regulator, preventing any damage to the device when overloading VDDB pin. Additional overtemperature protections (OTS and OTW) are integrated to ensure that the device is under correct thermal conditions at any time.

### 3.4.1 Synchronous buck converter

Although integrated in the same package, the synchronous buck converter is designed completely independent of the rest of the gate driver circuitry. This makes the supply system robust against gate driver failures. As an example, the buck converter and linear regulator still operate even if a failure occurs in the gate driver section (for example, VCCLS UVLO), ensuring right operation of a microcontroller and other circuits supplied by the buck converter or LDO integrated for example.

The control method utilized is Adaptive Constant 'ON' Time (ACOT). In contrast to a pure constant ON time control method, ACOT allows ON time variations during transitions to avoid large frequency jumps. Together with feedforward techniques, the buck converter can operate with reduced switching frequency.

Two different switching frequencies (500 kHz and 1 MHz) can be selected from the BK\_FREQ bitfield via SPI for the buck converter. The recommended values of the inductor and capacitor for each configuration are provided in Table 22 of Chapter 5.1.

**Note**: It is recommended to only modify the buck converter frequency via OTP.

A detailed figure of both synchronous buck converter and linear voltage regulator circuits is depicted in Figure 20.

3 Functional description



Figure 20 Details of integrated synchronous buck converter and linear regulator

# 3.4.1.1 Buck converter output voltage dependency on PVCC\_SETPT

An important feature of the buck converter is the ability to adjust the VDDB target value automatically depending on the PVCC (target gate driver voltage), which is configured by the user via SPI commands. This is done to optimize the power losses in the device. For example, if the driving voltage PVCC is 7 V, then the target voltage of the buck converter is set to 6.5 V automatically. In this case, the charge pumps still have enough room to reach PVCC = 7 V on a 'doubler' configuration. The relationship between VDDB and PVCC is shown in Table 8.

Table 8 Buck converter output target voltage versus PVCC\_SETPT setting

| PVCC_SETPT bitfield | PVCC target voltage (V) | VDDB (V) |
|---------------------|-------------------------|----------|
| b11                 | 7                       | 6.5      |
| b10                 | 10                      | 7        |
| b00                 | 12                      | 8        |
| b01                 | 15                      | 8        |

Another important factor to consider in the synchronous buck converter output target voltage is PVDD or supply voltage. If 6EDL7151 is supplied with a relative low voltage then VDDB $_{NOM\_LV}$  rating applies (see Table 21). In such situation the buck converter operates in open loop with the duty cycle saturation limit given by  $D_{BUCK\_MAX}$  (see Table 21). If buck converter loading increases in that situation or PVDD voltage reduces further, the VDDB voltage drops. On the lower end, VDDB UVLO falling threshold protects from lower limits.

Therefore, depending on PVDD voltage, it is possible that VDDB cannot reach the target voltage, limiting as a consequence the actual PVCC voltage, which even in a doubler configuration might not be sufficient. The approximate possible PVCC voltage (= VCCLS) in the doubler configuration is given by the following equation:

38



$$PVCC_{max} \approx min(PVCC \ target \ voltage, 2*VDDB - 1 \ V)$$
 (1)

As an example, if PVDD = 7.5 V, VDDB  $\approx$  6.5 V (limited by low PVDD voltage), if PVCC\_SETPT targets 15 V, the doubler on the charge pump is able to reach maximum of approximately 2 \* VDDB - 1 V  $\approx$  12 V. If PVDD rises to 12 V, then the VCCLS is able to regulate to 15 V as this value is below/equal to the value = 2 \* VDDB (8 V) - 1 V = 15 V.

See Chapter 4.6 for more details on relationship between VCCLS, VCCHS and PVDD.

#### 3.4.1.2 Synchronous buck converter protections

The following protections are implemented to ensure correct operation of the buck converter:

- Output undervoltage lockout (UVLO): See Table 21 for specific values.
- Output overvoltage lockout (OVLO): See Table 21 for specific values. If the value is reached the buck converter switches off, both high-side and low-side MOSFETs interrupting any further energy transfer to the output.
- Overcurrent protection (OCP) cycle by cycle: given a situation in which the current increases till the OCP level (see Table 21 for details), the buck converter controller truncates the high-side FET PWM signal until the next PWM period starts. The low-side FET is driven accordingly after insertion of a dead time.

Once the OCP event takes place, a counter starts counting for each consecutive period that the peak current is reached. After 16 periods, the buck OCP fault is triggered and the nFAULT pin (see Table 12) is set low to inform the MCU that it can proceed with correcting actions. The buck converter continues operations in current limitation to ensure the MCU is supplied. If the OCP does not trigger for three consecutive PWM periods, the counter resets and does not trigger the buck OCP fault. If the buck OCP fault is activated, then the bitfield BK\_OCP\_FLT in the register FAULT\_ST is set.

#### 3.4.2 DVDD linear regulator

The integrated linear regulator generating DVDD can be set to provide either 3.3 V or 5 V by means of an external resistor  $R_{\sf SENSE}$  as described in Table 21 or alternatively via bitfield DVDD\_SETPT. The selected DVDD value can be read via SPI in the bitfield DVDD ST in the register FUNCT ST.

DVDD linear regulator can be used as well to provide an offset to the current sense amplifiers integrated, allowing negative current measurements. See Chapter 3.5.4 for more details. The linear regulator is soft started during rampup of the device as depicted in Figure 45 after a delay time  $t_{\text{DVDD\_TON\_DELAY}}$  after the buck converter has reached its UVLO level ( $V_{\text{VDDB\_UVLO\_R}}$ ) and analog programming of CS\_GAIN/AZ and VSENSE/nBRAKE are finished. The DVDD rampup timing can be configured by the bitfield DVDD\_SFTSTRT via SPI.

A schematic view of the DVDD linear regulator and the interaction with the buck converter is presented in Figure 20. DVDD voltage can be used to supply a microcontroller (MCU) and additional elements in the circuit like Hall sensors, LEDs, and so on.

# 3.4.2.1 DVDD linear regulator OCP

DVDD has an OCP mechanism and can be configured between four different levels by writing register the DVDD\_OCP\_CFG. If the OCP for DVDD is reached, a fault is reported on the nFAULT pin. The DVDD OCP works in two different stages as shown in Figure 21:

- 1. Pre-warning mode at 66% of selected OCP level: The nFAULT pin is pulled down to signal the controller that an OCP warning has occurred. If the current level reduces before reaching 100% level, the operation continues normally releasing the nFAULT pin. The pre-warning allows some extra time for the microcontroller to make a decision on how to react to the possible DVDD OCP event.
- **2. Current limiting mode at 100% of selected OCP level**: If current increases beyond the configured OCP level, the DVDD regulator starts limiting the output current. This causes a DVDD voltage drop, eventually resulting in a DVDD UVLO fault if the DVDD UVLO threshold is crossed. As a result of this limitation, possible shorts on the DVDD rail do not affect the rest of the system, keeping other components safe.

3 Functional description



Figure 21 DVDD OCP behavior including pre-warning and current limiting modes

**Note**: The OCP in DVDD is suppressed during ramp up of the device to avoid that initial charge of DVDD decoupling capacitors (eventually large capacitors) triggers the OCP fault.

Overtemperature faults (OTS and OTW) provide an additional level of protection. These will trip if too high temperature is developed in the device, for example, when the DVDD linear regulator or the buck converter outputs excessive load current.

#### 3.5 Current sense amplifiers

The device integrates three current sense amplifiers that can be used to measure the current in the power inverter via shunt resistors. Single, dual and triple shunts measurements are supported as shown in Figure 22.

The CS\_EN bitfield enables each current sense amplifier individually. Gain and offset are generated internally and programmable.



Figure 22 Single (A), dual (B) and triple (C) shunt current sensing configurations

The current sense amplifier block contains the following subblocks explained in detail in this section:

• **Current sense amplifier**: Connected to an external shunt resistor or internally to the SHx and SLx pins for R<sub>DSON</sub> sensing configuration. This module amplifies the shunt voltage or the low-side V<sub>DS</sub> voltage to a more appropriate voltage level for a microcontroller ADC. It allows as well blanking the signal synchronized to PWM transitions, during periods when the noise is disturbing the measurement.



- Output buffer: Allows adding a variable offset voltage to the sense amplifier output. The offset amount can be set to four different values either by programming the internally generated level. With this implementation, negative current in shunt resistors can be measured. Additionally, it permits to optimize the controller ADC dynamic range according to the system conditions.
- **Positive over-current comparator**: Used for detecting the overcurrent condition on the motor winding for positive shunt voltage. This comparator can be used to apply PWM truncation in block or trapezoidal commutation schemes, limiting the motor current to the configured OCP threshold.
- **Negative over-current comparator**: Used for detecting the over-current condition on motor winding for negative shunt currents.
- **OCP Digital-to-Analog Converter (DAC)**: Used for programming the threshold of the overcurrent comparators. One for positive level and a second one for negative level. The programming of DAC levels is shared among all three different OCP comparators.

Current sense amplifiers are automatically "auto-zero". This happens during operation and ensures the best accuracy of measurements during the lifetime of the device. Additionally, the 6EDL7151 includes a DC calibration mode for the current sense amplifiers that can be used to calculate the residual offset when the shunt current is known to be zero, for example, because there is no PWM yet propagated to the MOSFETs. A microcontroller firmware can remove this initial offset value from future measurements to improve accuracy.

Figure 23 shows these blocks and their interconnections.



Figure 23 Current sense amplifier simplified block diagram

**Note**: It is recommended to disable the current sense amplifiers that are not used.

# 3.5.1 RDSON sensing and shunt resistor sensing modes

Current sense amplifiers in the 6EDL7151 can be configured as shunt resistor sensing, or  $R_{\rm DSON}$  sensing where the 'ON' resistance of the MOSFETs is used as shunt in a 'lossless' measurement approach. In  $R_{\rm DSON}$  sensing mode, the 6EDL7151 connects the drain of the low-side MOSFET to the positive input of the current sense amplifier. The negative input is connected to the source as shown in Figure 24. This is in contrast to the shunt resistor sensing mode shown in Figure 25, where the positive input of the current sense amplifier is connected to the source of the low-side MOSFET. Internal series resistors help to filter possible noise before the amplification takes place. Depending on the circuit and board design, a small filtering capacitor between SLx and CSNx pins can help clean up the current signal.



**Note**:  $R_{\text{DSON}}$  sensing mode is only possible in three-phase current sensing (configuration C in Figure 22 with all

amplifiers in RDSON sensing mode and shunt resistors removed).

**Note**: In R<sub>DSON</sub> sensing mode, the CSAMP (current sense amplifier) is forced to be CS\_TMODE = b00, meaning the

current sense amplifiers outputs are active when the GLx signal is high (GL ON mode). If the CS\_TMODE bitfield is written with a value different from b00, the configuration is ignored by the internal logic.

**Note**: Temperature compensation for the  $R_{DSON}$  measurement, if required, must happen at the MCU.



Figure 24 System diagram of a low-side R<sub>DSON</sub> sensing configuration



Figure 25 System diagram of shunt resistor sensing configuration

### 3.5.2 Current sense amplifier timing mode

Often in drives applications, the current is sampled via leg shunts. In this case, the voltage in the shunt that needs to be amplified appears only when the low-side MOSFET is turned on. In other cases, it might be useful to propagate the signal continuously. The 6EDL7151 supports four different modes of operation of the current sense amplifiers regarding when the output pin CSOx is connected to the amplifier stage. These four modes are:

 Always OFF: Current sense amplifier output is disabled. This is achieved by disabling the amplifier via the bitfield CS\_EN in the register CSAMP\_CFG.

#### 3 Functional description

- **GL ON**: In this mode, the CSOx pin is connected to the amplifier only when the same leg or phase GLx signal is active. In single shunt mode, CSOx is connected according to the OR'ing of all two or three GLx signals. If two or three amplifiers are enabled, then the signals for enabling CSOx are dedicated to that GLx signal. This mode is forced if R<sub>DSON</sub> sensing is selected to prevent any possible overvoltage damage in the internal circuitry. To enable this mode, the amplifier must be enabled via the CS\_EN bitfield and the timing mode selected via write to the CS\_TMODE bitfield in the register SENSOR\_CFG.
- **GH OFF**: Similarly to GL ON, this mode connects the CSOx outputs during GL ON period, but extends that the connection to the dead times both rising and falling so it is more than GL ON. In some cases like during diode recirculation current, the diode might carry a current that can be useful, especially in cases where the PWM pulses are very narrow. Same as GL ON, single shunt will logic OR the GLx activations and three shunt modes are activate according to each GLx signal only. To enable this mode, the amplifier must be enabled via the CS\_EN bitfield and the timing mode selected via write to the CS\_TMODE bitfield.
- **Always ON**: This mode continuously connects the activated amplifier CSOx signals to the amplifier independently of PWM signals. To enable this mode, the amplifier must be enabled via the CS\_EN bitfield and the mode selected via write to the CS\_TMODE bitfield.

Figure 26 shows a comparison of the current sense amplifier working in both modes GL ON and GH OFF for a half bridge example with a shunt resistor sensing configuration with three active amplifiers. GH OFF can potentially propagate current information when the diode recirculates current. Auto-zero occurs on one GHx rising edge.



Figure 26 Current sense amplifier ideal timing mode example

3 Functional description

### 3.5.3 Current sense amplifier blanking time

A programmable blanking period can be configured in the current sense amplifiers and the goal to prevent propagating a distorted signal to the microcontroller ADCs during MOSFET switching transitions. Since both voltages at SHx and SLx pins (or CSNx) are subject to ringing due to the switching activities, the blanking module disconnects the inputs for a configurable blanking time ( $t_{\text{CS\_BLANK}}$ ). This action occurs in synchronicity with the GHx signal (rising and falling edges) driving the external MOSFETs.

During the blanking time, the pin CSOx shows a  $V_{\text{offset}}$  voltage until the programmed blanking time period expires and inputs are connected again to the current sense amplifier.

Two examples are shown in Figure 27:

Example A) represents a trapezoidal commutation scheme with one shunt similar to the one in Figure 73. In such a case, the high-side of one phase (phase B) is switching, while the low-side of another phase (phase A) is always ON, allowing the current to flow through the motor windings. As the low-side MOSFET of phase A is ON for 120° of rotation, the current sense amplifier is amplifying the shunt voltage continuously except blanking and recirculation periods. These blanking periods correspond to both high-side rising and falling edges (ORing to all phases applied). In this case, the voltage across the shunt is positive.

Example B) corresponds to a generic half bridge configuration (for example, a synchronous buck converter). In this case, when the high-side is turned on, the current in the inductor increases in the complementary cycle when the high-side switches off and the low-side turns on after dead time, the current flows through the low-side and starts decreasing. During the low-side conduction, the current sense amplifier generates the output as shown, which is proportional to the voltage across the shunt, in this case, the voltage is negative.





Figure 27 Timing diagram of a current measurement utilizing blanking time feature for suppressing current spikes during MOSFET switching

# 3.5.4 Current sense amplifier offset generation

The internal linear regulator DVDD is used for the offset generation for all integrated current sense amplifiers. The DVDD voltage is scaled down to different programmable values to adjust the desired offset voltage levels. The bitfield CS\_REF\_CFG controls this scaling factor.

Some microcontrollers generate internally the reference for an integrated ADC out of the supply voltage. In this way, the microcontroller can accurately measure in a ratio-metric way the output of the current sense amplifiers, increasing noise immunity. Figure 28 shows a block diagram representing this implementation.

45





Figure 28 Current sense amplifier offset generation block diagram

# 3.5.5 Current sense amplifier OCP

Two overcurrent comparators are integrated for monitoring the current in both positive and negative direction with an extensive level of programmability. Figure 29 shows a schematic diagram of this implementation. Both comparators monitor the current flowing through the shunt. The triggering level is independent from the gain setting of the current sense amplifiers and is defined as the voltage across the shunt. The comparator features a hysteresis  $(V_{CS OC HYS})$  for consistent operation.

Positive and negative triggering levels for the comparator are set with two independent Digital to Analog Converters (DAC). These DACs are programmed via the bitfields CS\_OCP\_PTHR for positive overcurrent protection and CS\_OCP\_NTHR for negative overcurrent protection. For possible threshold levels, see the registers description in Chapter 3.16.

The output of the comparators can be deglitched by programming the register CS\_OCP\_DEGLITCH before reaching the fault handler, where the fault is processed (see Chapter 3.14) and eventually pulls down the nFAULT pin reporting a fault to the microcontroller or other circuitry.

Alternatively, the comparator output propagates to the PWM modules. PWM truncation can be enabled via the bitfield CS\_TRUNC\_DIS. If PWM truncation is activated, the PWM module immediately interrupts the PWM signal without having to wait for the microcontroller to make such decision when the OCP level is reached. This ensures the fastest reaction to the OCP event. PWM truncation is detailed in Chapter 3.5.5.4.





Figure 29 Current sense amplifier protections schematic block diagram

#### **3.5.5.1** OCP use cases

The reaction to an OCP event is programmable via SPI. The following scenarios may be useful for different applications:

- **Apply PWM truncation** immediately after OCP event and report on the nFAULT pin after the OCP event deglitching is disabled if PWM truncation is enabled. This is useful in trapezoidal control schemes.
- **Disable reporting and keep PWM truncation**. This can be useful during events where the reporting function to the microcontroller might not be necessary. This is useful in trapezoidal control schemes.
- **Trigger a configurable brake action** upon OCP event. If PWM truncation is not desired, the brake event can be configured to, for example, brake the motor by shorting all low-side MOSFETs. By using the deglitch function, the possible noise in the analog signal can be filter out to avoid false trip of the OCP. This configuration can be useful for FOC (Field Oriented Control) schemes given the flexibility. Braking is explained in more detail in Chapter 3.1.6 and Chapter 3.14.
- **Disable OCP protection**, keep both nFAULT reporting and PWM truncation. In this case, OCP is ignored. This might be useful for transition states or stop procedures as well.

These configurations can be adjusted also during active state of the device. It is also possible to select whether the OCP fault trips on a single event or more and whether is latched or not via the bitfield CS OCP LATCH.

### 3.5.5.2 OCP fault reporting

OCP fault can be reported to the MCU via nFAULT pin pulling low. CS\_OCPFLT\_CFG in the register CSAMP\_CFG allows the user to set a target number of consecutive events (PWM cycles with current above OCP threshold) that triggers the OCP fault. This means the user can configure the device to wait for several PWM periods before declaring a fault and therefore be more conservative. Three options are possible: no fault, trigger immediately (that is, trigger on all events) or trigger on a number of counts (8 or 16). The logic for the counting mode works as follows:

- **1.** Every time that an OCP event occurs, a counter increments. All three phases have dedicated counters.
- 2. If any counter (ORing) reaches the target value configured in CS\_OCPFLT\_CFG, then the fault is asserted and the nFAULT pin is pulled low.
- 3. If before reaching the target value, the OCP event does not occur for three consecutive PWM cycles, the counter is reset to value 0, starting over next time an OCP event takes place.

# 3.5.5.3 OCP fault latching

The OCP fault can be configured as latched or non-latched via the bitfield CS\_OCP\_LATCH. This defines how the fault is cleared via a register write. If configured as latched:

#### 3 Functional description

- and in counting mode (8 or 16): fault cannot be cleared until there is one whole PWM period without fault.
- and in immediate or on all events mode: fault can be cleared only after the fault condition is released.

If not latched, the fault can be cleared any time. If conditions is still present after clear, the fault is set again after the clear event. Independently of the latch configuration, the status register shows that the fault happened.

#### 3.5.5.4 PWM truncation

PWM truncation is a method to intrinsically limit the current flowing into the motor by switching off the PWM signal immediately after the OCP detection. In this way, the GHx signals (all three) are pulled down automatically when the configured peak current level is reached. Low-side remains unaffected until the next PWM cycle when the motor current increases again. This happens in a PWM cycle by cycle base. An example of PWM truncation is depicted in detail in Figure 30.

Note:

Truncation always occurs on high-side except for 1PWM mode with alternate recirculation, where the truncation occurs in low-side during high-side recirculation periods and on high-side during low-side recirculation periods.

PWM truncation takes place upon OCP event in all phases if it is enabled. For example, if the protection is triggered in current sense amplifier A, then PWM signals in phases A, B and C are truncated. This enables the single shunt systems to utilize any of the current sense amplifiers.

Blanking is applied to truncation logic on both rising and falling edge of high-side as described in Figure 27, with the bitfield CS\_BLANK for blanking time configuration. Blanking from all phases are OR'ed and prevent any mistriggering of the PWM truncation during the blanking time selected by the user.

If PWM truncation is enabled, the deglitching filter is automatically disabled, which means the nFAULT pin signalizes simply that a PWM truncation has occurred.

Note:

Depending on the PWM modulation utilized, PWM truncation might not provide the desired results. In modulation schemes where it is possible more than one phase are energizing the motor at a given time like SVM FOC (Space Vector Modulated Field Oriented Control), it is recommended to disable truncation and use OCP fault instead.



Figure 30 Positive OCP PWM truncation example

3 Functional description

### 3.5.6 Current sense amplifier gain selection

Gain of the current sense amplifiers can be programmed digitally via the bitfield CS\_GAIN to one of the following values: 4, 8, 12, 16, 20, 24, 32 and 64. Alternatively, the gain can be selected by connecting an external resistor  $R_{\text{CS\_GAIN}}$  from CS\_GAIN/AZ pin to ground. To enable analog programming of the current sense amplifier via an external resistor, the user must ensure the bitfield CS\_GAIN\_ANA is set accordingly. The value of  $R_{\text{CS\_GAIN}}$  is evaluated during start-up of the device (see Chapter 3.10.3). Table 9 provides the resistor values and register settings for gain selection by analog and digital programming.

Table 9 Programming of current sense amplifier gain

| Gain value | Digital programming   | Analog programming      |
|------------|-----------------------|-------------------------|
|            | CS_GAIN (Hexadecimal) | $R_{CS\_GAIN}(k\Omega)$ |
| 4          | 0x0                   | 0                       |
| 8          | 0x1                   | 1.5                     |
| 12         | 0x2                   | 3.0                     |
| 16         | 0x3                   | 4.7                     |
| 20         | 0x4                   | 6.2                     |
| 24         | 0x5                   | 7.5                     |
| 32         | 0x6                   | 9.1                     |
| 64         | 0x7                   | 11                      |

**Note**: For analog programming, resistors are recommended to be 1% tolerance or lower.

The actual value of the current sense amplifier gain can be read via the bitfield CS\_GAIN\_ST of the register FUNCT\_ST.

# 3.5.7 Current sense amplifier DC calibration

The 6EDL7151 features a calibration method for the current sense amplifiers. This helps, for example, to eliminate any unwanted offset in the output of the amplifiers before starting motor operation.

The activation of the DC calibration mode via the bitfield CS\_EN\_DCCAL configuration (only during active state when EN\_DRV is high) will short the inputs of the amplifiers. Once the DC calibration is enabled, the output on the CSOx pins then can be measured by precise ADC channels in an MCU to record any possible offset in the amplifiers. The excess voltage in the CSOx pin can be subtracted in the MCU from the future measurements, for example, by software means. It is recommended to perform DC calibration before the PWM is started, when the current in the shunts, is known to be zero.

Once the offset value is captured, the MCU should set the CS\_EN\_DCCAL bitfield back to b0 to end the calibration process and reconnect the operation amplifier to the input pins. After that the PWM signals can start-up.

**Note**: Auto-zero, if enabled, is executed every 100 µs instead of 200 µs during DC calibration.

# 3.5.8 Current sense amplifier auto-zero

Current sense amplifiers tend to accumulate offset during operation if they are not corrected. This can be due to the temperature or aging effects. The auto-zero feature of the current sense amplifiers provides an automatic way of compensating any possible drifts in the amplifiers. Internally the amplifier shorts the inputs to correct any possible offset excess for a  $t_{\text{AUTO}\_\text{ZERO}}$  period of time. CSOx pin holds the voltage before the auto-zero start during the auto-zero period.

The auto-zero feature can be disabled via the bitfield CS\_AZ\_CFG in the register CSAMP\_CFG2.

3 Functional description

#### 3.5.8.1 Internal auto-zero

If configured as internally triggered or internal synchronization via the bitfield CS\_AZ\_CFG, the auto-zero period starts with the GHx (x depends on the activated current sense amplifier A, B or C) signal rising edge after at least 100  $\mu$ s from last auto-zero period. The synchronized start of auto-zero period is chosen to interfere minimum possible with the shunt resistor sensing. Details of signals behavior example can be seen in Figure 26 or Figure 31. The auto-zero occurs upon next GHx rising edge after the timer has reached 100  $\mu$ s.



Figure 31 Auto-zero operating with internally synchronization with GHx signals

During start-up, the auto-zero function automatically activates to ensure that the amplifiers are optimized before the active state is entered. This happens during the charge pump start-up, which is from EN\_DRV turn on until charge pump UVLOs are released.

If no GHx rising edge happens for a given time ( $t_{\text{AUTO\_ZERO\_CYCLE}}$ ), for example if the low-side is fully turned on for a long period in a 6-step commutation, then an internal watchdog forces an auto-zero compensation. Auto-zero continues during standby state.

Note:

When the auto-zero period finishes and the CSOx returns to normal, it is expected to see a minor voltage glitch. This can be blanked or filtered out, for example, at the signal path prior to the ADC conversion.

# 3.5.8.2 External auto-zero synchronization via CS\_GAIN/AZ pin

The user can enable external synchronization of the auto-zero function by writing the bitfield CS\_AZ\_CFG. In this case, the internal synchronization with GHx signals is disabled and the falling edge of the pin CS\_GAIN/AZ becomes the trigger for auto-zero correction period. This is depicted in Figure 32. The CS\_GAIN/AZ pin falling edge triggers the auto-zero correction period.

If externally triggered, the microcontroller in the system can decide when to execute the auto-zero correction according to the particular current sense method. As a result of this feature, the auto-zero effect can be moved, for example, far from the ADC sampling in the microcontroller, so it can benefit from the auto-zero corrections but still be able to sample without the interference of the auto-zero process.



Figure 32 Auto-zero functionality with external synchronization

3 Functional description

# 3.5.8.3 External auto-zero synchronization via CS\_GAIN/AZ pin with enhanced sensing

6EDL7151 allows it to stop the clock (clock gating) of the charge pump modules according to CS\_GAIN/AZ pin state. If this feature is activated by the bitfield CS\_AZ\_CFG, the charge pump clock is gated from the rising edge of the CS\_GAIN/AZ pin until the end of the auto-zero period, and the clock starts after the falling edge of the same pin. The effect of the clock gating is the reduction of possible switching noises that can couple into sensitive PCB signals like CSOx or other ADC measured voltages to the system MCU or other sampling circuits.

The auto-zero with external synchronization and charge pump clock gating is shown in Figure 33. The charge pump clock is gated to reduce the switching noise coupling during the periods when sensitive measurements are performed in the system, one example is the ADC sampling period in an MCU.

Note:

During clock gating period, the charge pump stops operation. As a result, the VCCLS and VCCHS rails stops regulation and can drop below their regulated voltages. In most cases, the VCCLS and VCCHS capacitors maintain enough voltage to keep driving the MOSFETs efficiently. The user must check that the operating range and electrical characteristics in Chapter 4 are respected. UVLO protection on both VCCLS and VCCHS is provided in the event of a fault, protecting the inverter.



Figure 33 Signal diagram for the enhanced sensing mode using external synchronization of auto-zero function

#### 3.6 VDS sensor system

VDS sensors provide the possibility to monitor the status of the external MOSFETs and detect potential fault conditions. One VDS sensor is provided for each MOSFET in a three-phase inverter, three for high-side MOSFETs and three for low-side MOSFETs. The sensors use the drain (VDRAIN pin for high-side MOSFETs and SHx pins for low-side MOSFETs) and source (SHx pins for high-side MOSFETs and SLx pins for low-side MOSFETs) terminals as inputs for the six VDS sensors. Programmable thresholds, independent for high-side (VDS\_HS\_TH) and low-side (VDS\_LS\_TH) MOSFETs, allow customized detection levels for different operating conditions. A blanking circuit is present as well to disable the VDS sensors during a programmable time ( $t_{\text{VDS\_BLANK}}$ ) when the MOSFETs are expected to switch from battery voltage to ground or vice versa. Finally, to avoid wrong triggering due to noise, a deglitching filter (VDS\_FILTER) is also configurable via the SPI register.

Figure 34, Figure 35 and Figure 36 show the block diagram of the VDS sensor module in the 6EDL7151.





Figure 34 VDS sensor block diagram



Figure 35 Block diagram of high-side VDS sensor including gate driver logic



Figure 36 Block diagram of low-side VDS sensor including gate driver logic



Figure 37 shows the ideal behavior of one half bridge switching event. The MCU drives pins INHx and INLx for turning on and off the corresponding external MOSFETs according to the programmed PWM mode.

The VDS sensor of a MOSFET is enabled only when that MOSFET is activated. The VDS sensor for that MOSFET is switched off during the turn off periods of the MOSFET.

During the MOSFET switching, the inverter phase node (SHx) transitions from ground to battery voltage and vice versa. This period needs to be blanked to ensure these transitions are not detected as an overcurrent condition by the VDS sensor. A configurable blanking period is available via SPI programming to configure the period that is ignored from the start of Gxy signal activation. Only after the blanking time is elapsed, the inputs are compared with the programmed threshold to detect a fault condition.



Figure 37 VDS sensor blanking behavior and operation waveforms

Once the VDS sensor is activated, the drain to source voltage is monitored and compared against a programmable value,  $V_{\text{VDS\_HS\_TH}}$  for high-side and  $V_{\text{VDS\_LS\_TH}}$  for low-side. When the comparator activates for longer than  $t_{\text{VDS\_FILTER}}$  time (SPI configurable), the VDS fault is triggered, stopping the inverter operation and reporting to the nFAULT pin. The filter function deglitches the OCP functions and prevent noises, glitches or too short overcurrent events being detected as faults. The filter functionality is shown in Figure 38.

A microcontroller can check for the detected VDS faults by polling the status register or by monitoring the nFAULT pin, while the report behavior of the faults is configurable via the bitfield VDS\_FLT\_CFG. Status bits are available for each of the six VDS sensors. These faults are latched and operation can be resumed only if the MCU clears the fault or if there is a power cycle. For more details of VDS fault handling, see Chapter 3.14.

#### 3 Functional description



Figure 38 VDS sensor filter behavior

# 3.7 VDS sensor OFF state diagnostics mode

VDS sensors can be activated also during standby mode (EN\_DRV pin is low). This can be used for OFF state diagnostics, which is activated by writing to the bitfield VDS\_OFF\_DIAG\_EN in the SENSOR\_CFG register. In this case, the VDS sensors are activated according to the input PWM signals (INHx and INLx) and blanking time as described before, but it does not activate the gate driver outputs. This means if INHA is high, then the VDS sensor for high-side MOSFET A is activated. However, the gate driver stage does not output any signal in the GHA pin. For this example, the drain to source voltage of the high-side MOSFET A is compared against the programmed  $V_{\text{VDS\_HS\_TH}}$  value and report the status to the VDS high-side A sensor status bitfield VDS HSA ST of the register FUNCT ST.

**Note**: The detected faults in OFF state diagnostics won't be reported via nFAULT pins but only via register

reporting.

**Note**: OFF state diagnostics must be used with 6PWM mode only.

**Note**: To activate the OFF state diagnostics mode of VDS sensors, it is suggested first to pull low EN\_DRV pin, write

VDS\_SENSE\_EN and VDS\_OFF\_DIAG\_EN bitfields to enable the VDS sensors and OFF state diagnostics mode,

then pull high EN\_DRV pin.

Table 10 summarizes the expected behavior of the VDS sensors, CSAMP, and gate driver outputs for the combinations of VDS\_OFF\_DIAG\_EN and EN\_DRV.

Table 10 OFF state diagnostics truth table

| VDS_OFF_DIAG_EN | EN_DRV | VDS sensors | CSAMP | Gate driver outputs | Description                                             |
|-----------------|--------|-------------|-------|---------------------|---------------------------------------------------------|
| 1               | 0      | OFF         | OFF   | Disabled, High-Z    | _                                                       |
| 1               | 1      | ON          | OFF   | Disabled, High-Z    | OFF state diagnostics mode.<br>Charge pumps are enabled |



Table 10 (continued) OFF state diagnostics truth table

| VDS_OFF_DIAG_EN | EN_DRV | VDS sensors             | CSAMP | Gate driver outputs           | Description                                |
|-----------------|--------|-------------------------|-------|-------------------------------|--------------------------------------------|
| 0               | 0      | OFF                     | OFF   | Disabled, High-Z              | -                                          |
| 0               | 1      | ON or OFF (user choice) | ON    | Enabled, follow<br>PWM inputs | Normal operation. Charge pumps are enabled |

Figure 39 shows a timing example of different signals during the activation of the OFF state diagnostics mode.



Figure 39 OFF state diagnostics mode waveforms - VDS sensors need to activate with EN\_DRV low during OFF state period

#### 3.8 Hall comparators

6EDL7151 has three identical channels of Hall comparators and the Hall sensor inputs are capable of interfacing with digital Hall sensors with open-drain outputs. Each Hall sensor should be connected to one of the INLx digital pins. Hall comparators are designed to be used for 1PWM mode with Hall sensors as described in Chapter 3.1.4 as well as for locked rotor detection functionality described in Chapter 3.9.3.

The Hall inputs are digitally deglitched so that those inputs ignore any extra Hall transitions for a configurable period of time. This is selected in the bitfield HALL\_DEGLITCH that can be accessed via the SPI commands. It prevents the PWM noise from being coupled into the Hall inputs, which may result in erroneous commutation. The polarity of the Hall sensor inputs can be read in the bitfield HALLIN\_ST of the register FUNCT\_ST by an MCU at any time.

The integrated DVDD linear regulator can be used to supply the Hall sensors either with 3.3 V or 5 V according to the programming. In this case, the Hall sensors are not powered by the DVDD rail but by another power supply, and the DVDD supply is disabled for any reason due to IDLE or OFF mode ( $V_{\text{CE}} < V_{\text{CE\_TH\_F}}$ ), the Hall inputs should not be driven by external voltages. In addition, they should be powered-up before starting the motor, otherwise an invalid Hall state may cause malfunction in the motor operation.

#### 3.9 Watchdog timers

6EDL7151 integrates three independent watchdog timers that are SPI configurable. These protection features are used to ensure the correct functionality of different modules inside and outside the device, for example, to ensure that a microcontroller is having a correct behavior by serving or 'kicking' the 6EDL7151 watchdog. To configure



watchdog timers in 6EDL7151, the two registers WD\_CFG and WD\_CFG2 are available. The three independent watchdog timers are:

- Buck converter watchdog
- General purpose watchdog
- Rotor locked watchdog

Each watchdog timer core unit includes a digital timer (watchdog timer). A source signal is connected to that timer, which resets whenever a toggle occurs on the signal. Otherwise the timer keeps counting up. If the watchdog timer limit is reached without a reset input, then a fault takes place and action is performed according to Table 12.

The reaction to a watchdog fault is programmable to the following actions:

- Reporting to status register only
- Reporting to status register and the nFAULT pin
- Trigger a configurable braking event
- Select whether watchdog fault is latched or not

An example of a watchdog operation is presented in Figure 40. In this example, a generic signal 'WD input' is resetting the counter periodically (for example when reading the status register or toggling EN\_DRV at the proper frequency). If the input signal stops toggling, the watchdog timer expires after the watchdog period resulting in a watchdog fault.



Figure 40 Watchdog operation diagram

#### 3.9.1 Buck converter watchdog timer

During the device start-up, the buck converter watchdog monitors the VDDB UVLO signal. When UVLO of VDDB is asserted, the watchdog is cleared. If UVLO of VDDB is not asserted within the watchdog period ( $t_{\rm WD\_BUCK\_T}$ ), the system stops (STOP state in the state machine is described in Chapter 3.13) and stays disabled until a power cycle takes place. This watchdog can be used for a safe start-up debugging. To enable this feature, the bitfield WD\_BK\_DIS of the register WD\_CFG2 needs to be cleared.

#### 3.9.2 General purpose watchdog timer

This watchdog timer can be configured to use different general purpose inputs (timer reset signal) via the bitfield WD\_INSEL. Possible inputs are:

- **EN\_DRV**: Coded in EN\_DRV, a clock signal can be utilized as watchdog timer clock input. The watchdog measure that the frequency and duty cycle of this signal are correct. The proper frequency works as a watchdog 'kick', see Chapter 3.10.1. It requires enabling the watchdog via WD\_EN and an input selection via WD\_INSEL. After a fault occurs, clearing of the fault must be done only after two periods (500 Hz). The EN\_DRV watchdog period is fixed and not programmable.
- **2. DVDD start-up**: During start-up, if this input is selected, the watchdog is cleared upon a DVDD UVLO signal assertion. If DVDD has not reached the correct value before the watchdog period, the DVDD regulator retries to start. The number of attempts to restart the DVDD regulator when the start-up fails can be configured in WD\_DVDD\_RSTRT\_ATT. Additionally, the time between restarts attempts is set in the bitfield WD\_DVDD\_RSTRT\_DLY.



- **3. Charge pumps start-up**: Similarly, the start-up time of the charge pumps (both VCCLS and VCCHS) can be monitored. The UVLO signal of both, VCCLS and VCCHS, clear the watchdog, otherwise, a fault is reported. To select this input, the bitfield in WD\_INSEL has to be set accordingly.
- **4. Status register SPI read action**: In this configuration, the watchdog resets every time the FAULT\_ST status register is read via an SPI command. In this way, it checks that the MCU is active and the SPI communication is working adequately.

The general-purpose watchdog timer needs to be enabled via the WD\_EN bitfield. The watchdog period is programmed in WD\_TIMER\_T except for EN\_DRV as watchdog input.

#### 3.9.2.1 Brake on general purpose watchdog fault

The general purpose watchdog timer can be configured to trigger a brake event when the comparator trips. This is activated in the bitfield WD\_BRAKE and is only possible to the condition when either the 'EN\_DRV pin' or the 'Status register read' is chosen as input. The brake event can be configured to either brake the motor by shorting all high-side MOSFETs, all low-side MOSFETs, alternate between those options, or set all MOSFETs to high-Z. This is configured in the bitfield BRAKE\_CFG in the PWM\_CFG register. For more details, refer to Chapter 3.1.6 and Chapter 3.14.

### 3.9.3 Locked rotor protection watchdog timer

6EDL7151 provides a locked or stalled rotor protection function by integrating a dedicated watchdog timer. The rotor locked watchdog timer inputs are the three Hall sensor signals (INLA, INLB and INLC). Therefore, this protection is only possible when using Hall sensor based on control schemes or 1PWM modes.

Locked or stalled rotor can occur in the event of a mechanical malfunction or excessive load torque that causes the motor to stop rotating while enabled. The locked rotor function can be enabled by setting the bitfield WD\_RLOCK\_EN to b1. A locked rotor condition is detected if the Hall pattern is maintained for  $t_{\text{LOCK}}$  period. The  $t_{\text{LOCK}}$  time is configured via SPI (bitfield WD\_RLOCK\_T).

In order to increase robustness, an especial case of rotor locked detection is implemented. In some cases, the motor stalls in a position in which the Hall sensors can still provide a cyclic or repeated toggling. In some cases vibration or bending of the motor can cause this effect, in other cases, the Hall sensors get stalled close to the magnets. 6EDL7151 detects this condition as rotor locked. An example of such Hall sensor inputs sequence that would report a fault is the following:

100, 101, 100, 101, 100, 101, .....

As soon as the locked rotor condition is detected, the device sets the bitfields WD\_FLT and RLOCK\_FLT of the FAULT\_ST register to b1. Upon detection of locked rotor condition the device enters high impedance state (high-Z). Additionally, the nFAULT pin is pulled down. An MCU can read this signal and request a status update to the device or execute other corrective actions.

#### 3.9.3.1 Hall sensor malfunction

In case of an Hall sensor failure, the rotor locked protection can help to bring the motor to a safe state. The malfunction of two or three Hall sensors causes a rotor lock fault in 6EDL7151. However, a single Hall sensor failure cannot be detected as malfunction and does not trigger a fault.

The rotor locked condition can be reset by toggling EN\_DRV (switch off and on again).

# 3.9.3.2 Situation of PWM signals on hold

If the PWM input signals generated by the controller stop switching while the rotor locked protection is enabled, 6EDL7151 recognizes the subsequent motor stop as a failure and triggers the rotor locked protection after  $t_{\rm LOCK}$  period. In case this behavior is not desired, the user code in the controller that stops the PWM switching must be preceded by an SPI command to disable the rotor locked protection.

3 Functional description

# 3.10 Multi-function pins

#### **3.10.1 EN\_DRV pin**

The pin EN\_DRV has two different functionalities that can work simultaneously:

- Enable pin: to start the charge pump operation and finally enable gate drivers and current sense amplifiers when pulled high:  $V_{\text{EN-DRV}} > V_{\text{EN-DRV}}$  (see Table 21).
- 2. Watchdog clock input: this clock signal can be generated by the microcontroller in the system and permits 6EDL7151 to detect whether the microcontroller is generating the correct signal, and therefore to detect if the controller is working properly or not (for example software failure), increasing robustness of the whole system. In case the clock signal is not present or the period of this clock is outside of 10% of the expected value (see Table 21), the watchdog of 6EDL7151 will react with a pre-programmed action (more details in Chapter 3.9).

If both functions are used simultaneously, the microcontroller can use two GPIOs, one for EN\_DRV (GPIO) and the other for the clock generation (GPIO or PWM signal, for example). The analog summation of those two signals is decoded inside 6EDL7151. Figure 41 describes the connections and electrical signals in such a configuration.



Figure 41 Usage of EN\_DRV pin for both enabling gate driver and decoding of watchdog clock signal

# 3.10.2 VSENSE/nBRAKE pin

Pin VSENSE/nBRAKE supports two different functionalities:

- 1. VSENSE function: During start-up, the 6EDL7151 reads the resistor value connected to pin VSENSE/nBRAKE. Depending on the reading, the 6EDL7151 selects the DVDD set point to either 3.3 V or 5 V. After that, the device will start-up the DVDD linear regulator with the target DVDD set point.
- 2. nBRAKE function: During normal operation (after DVDD UVLO is released), the pin is an input (with active low logic) that can be pulled down, for example, by the MCU to initiate a brake event, bringing the motor to standstill in a controlled way. Usually the pin is high so that the PWM signals propagate to the gate driver outputs normally.

3 Functional description

### 3.10.3 CS\_GAIN/AZ pin

CS\_GAIN/AZ pin implements two different functionalities:

- 1. CS\_GAIN function: during start-up, a resistor  $R_{CS\_GAIN}$  connected to this pin is read leading to the analog programming of the current sense amplifier gain. This is explained in detail in Chapter 3.5.6.
- **2.** AZ function: during normal operation, the pin can be used as an input to enable the external auto-zero functionality described in Chapter 3.5.8.

In order not to affect the analog programming of the current sense amplifiers gain via the external resistor, the MCU is recommended to be connected to the CS\_GAIN pin with a series diode, so that when DVDD is still not at the final target value, the MCU output circuitry does not load the CS\_GAIN pin leading to a wrong programming of the amplifier's gain. This proposed circuit is shown in Figure 42. If digital programming of the current sense amplifier gain is desired,  $R_{CS_GAIN}$  is not needed and the diode can be excluded from the circuit as well.



Figure 42 CS\_GAIN/AZ multi-function pin usage example

**Note**: The internal pull up in the MCU side depends on the specific microcontroller. Some microcontrollers might not offer enough pull up capability and an external pull up resistor might be required as shown.

#### 3.11 ADC module

The 6EDL7151 integrates an ADC (analog to digital converter) based on the SAR architecture with 7-bit resolution. This ADC can be used to do redundant measurements to those executed in the MCU or to measure gate driver related voltages. The MCU can request the ADC results of these internal measurements via an SPI reading of the result registers. The ADC can measure the following inputs during active mode:

- Automatically in ADC conversion sequence:
  - On die temperature sensor (see Chapter 3.11.2)
  - PVDD: supply voltage
  - VCCLS: low-side gate driver supply
  - VCCHS: high-side gate driver supply
- Other (on demand) conversion inputs selected via the bitfield ADC\_OD\_INSEL:
  - IDIGITAL: device digital section current consumption
  - DVDD: linear regulator output voltage
  - VDDB: buck converter output voltage

Those ADC inputs are continuously converted in sequence. After each conversion is finished, the result of the conversion can be processed through integrated digital filters, which are moving average filters with configurable number of samples. PVDD uses a dedicated filter (ADC\_FILT\_CFG\_PVDD) while the rest share a second filter (ADC\_FILT\_CFG). The complete architecture of the ADC module is depicted in Figure 43.

#### 3 Functional description



Figure 43 ADC module block diagram

Table 11 summarizes the ADC inputs characteristic including the scaling factors. These scaling factors can be used by an MCU to calculate the real analog values in volts, milliamperes, or degree Celsius.

Table 11 ADC measurements overview

| Measurement            | On demand conversion | ADC result bitfield | Filter bitfield       | Scaling factor                                 |
|------------------------|----------------------|---------------------|-----------------------|------------------------------------------------|
| PVDD                   | N                    | PVDD_VAL            | ADC_FILT_CFG_<br>PVDD | = (0.581 * PVDD_VAL + 5.52)V                   |
| Temperature            | N                    | TEMP_VAL            | ADC_FILT_CFG          | = (2 * TEMP_VAL - 94)°C                        |
| VCCLS                  | N                    | VCCLS_VAL           | ADC_FILT_CFG          | = (VCCLS_VAL * 16 / 127)V                      |
| VCCHS                  | N                    | VCCHS_VAL           | ADC_FILT_CFG          | = (VCCHS_VAL * 16 / 127)V                      |
| Device current (IPVDD) | Y                    | ADC_OD_VAL          | ADC_FILT_CFG          | = (0.24 * ADC_OD_VAL)mA                        |
| DVDD                   | Υ                    | ADC_OD_VAL          | ADC_FILT_CFG          | = (ADC_OD_VAL * DVDD <sub>TARGET</sub> / 127)V |
| VDDB                   | Υ                    | ADC_OD_VAL          | ADC_FILT_CFG          | = (ADC_OD_VAL * VDDB <sub>TARGET</sub> / 127)V |

For example, DVDD has been set to be 3.3 V (DVDD<sub>TARGET</sub>), the DVDD voltage is the on demand conversion and the MCU reads the bitfield ADC\_OD\_VAL = 0x78 = 120 decimal value. The DVDD voltage measured by the ADC is calculated as follows:

60

$$DVDD = ADC\_OD\_VAL * \frac{DVDD_{TARGET}}{127} = 120 * \frac{3.3 V}{127} = 3.118 V$$
 (2)

3 Functional description

### 3.11.1 ADC measurement sequencing and on demand conversion

In active state, the ADC converts repeatedly in loops with the following sequence of six measurements:

- PVDD
- 2. Temperature sensor
- **3.** PVDD
- 4. VCCLS
- 5. PVDD
- 6. VCCHS

This is shown in Figure 44. Results of those conversions are placed in the dedicated result registers that can be read via SPI by the MCU. PVDD result is reported in the SUPPLY\_ST register, VCCLS and VCCHS are reported in the register CP\_ST and the temperature measurement is reported in the register TEMP\_ST.

Additional to the standard sequence, the user can select to have other signals converted on demand. Any of this "on demand" conversion inputs, can be injected once in the standard sequence. This is done by selecting the signal to be converted in the bitfield ADC\_OD\_INSEL and setting b1 to the request bitfield ADC\_OD\_REQ, both bitfields in the register ADC\_CFG.

Note:

The write of the ADC\_CFG bitfields must happen in a single SPI write. A write to a single bitfield overwrites the rest to the default value, so the full desired register value must be given in a single write or via read-modify-write sequence.

If an on demand conversion is requested, the ADC waits to finish (end of conversion, EOC) the running conversion, if any. Then the requested on demand conversion is started. When the on demand conversion is finished, the bitfield ADC\_OD\_RDY is set. The MCU can poll this bitfield to make sure the result register contains the newest value of the requested conversion. The result of the on demand conversion is located in the bitfield ADC\_OD\_VAL and the sequence continues right where it was interrupted after the EOC of the on demand conversion. This is illustrated in Figure 44.



Figure 44 ADC sequencing and interruption by extended conversion request of VDDB signal

#### 3.11.2 Die temperature sensor

A very useful ADC measurement is the device temperature, as 6EDL7151 integrates a die temperature sensor that is sampled by the integrated ADC. The temperature of the device can be read via the bitfield TEMP\_VAL of the TEMP\_ST register. The value is measured with a resolution of 2 degrees Celsius. For example, TEMP\_VAL = 0x4A = 74 decimal value, according to Table 11, the temperature is calculated as:

$$Temperature = (2*TEMP_VAL - 94)^{\circ}C = (2*74 - 94)^{\circ}C = 54^{\circ}C$$
(3)

Additionally, overtemperature warning and shut-down faults are implemented and the threshold values are provided in Table 21. The overtemperature shut-down protection can be disabled via the bitfield OTS\_DIS in the register SENSOR\_CFG. The occurrence of these faults can be detected by reading the bitfields OTW\_FLT and OTS\_FLT in the register FAULT\_ST.

3 Functional description

#### 3.12 Device start-up

The device start-up can be divided in two main periods:

- **Power supply start-up**: Initiated by  $V_{CE} > V_{CE}$  TH R, leading to ramp-up of VDDB and DVDD rails.
- **Gate driver and CSAMP start-up**: Begins with EN\_DRV rise and results in charge pumps ramp-up and current sense amplifiers activation.

#### 3.12.1 Power supply start-up

Given a steady battery supply voltage (PVDD), the input CE pin controls the start-up of the power supply system. Figure 45 shows graphically the ramp-up of buck converter voltage once the CE voltage goes above the  $V_{\text{CE\_TH\_R}}$  value. If the external decoupling capacitor is too large, the ramp-up time might be exceeding the value  $t_{\text{VDDB\_SFT\_START}}$  provided in Table 21. The integrated watchdog can be enabled to monitor and debug the start-up of VDDB, DVDD or charge pumps.

Soft-start for the buck converter is automatically implemented using an integrated DAC for generating the target reference. Once VDDB has reached its UVLO voltage, analog programming starts. This initiates periods of  $t_{\rm AN\_T}$  when the external resistors at CS\_GAIN/AZ and VSENSE/nBRAKE pins are read internally. The analog programming of these two functions can be disabled by the user via OTP programming, therefore reducing the start-up time.

After these analog programming period(s) have elapsed, another OTP programmable delay  $(t_{\text{DVDD\_TON\_DELAY}})$  is inserted before the DVDD voltage starts ramping up. Longer delays allow the buck converter voltage to stabilize before the DVDD starts charging. If a shorter start-up time is required, the delay can be shortened taking into consideration the buck output voltage and the external components used  $(L_{\text{BUCK}})$  and  $C_{\text{VDDB}}$ . DVDD ramps up in a configurable time  $(t_{\text{DVDD\_SFTSTRT}})$ . Tuning this value helps to ensure the proper start-up.

62





Figure 45 Start-up behavior of supply voltages at steady PVDD supply

If CE is generated from PVDD, for example via a voltage divider as shown in Chapter 5.3, the start-up behavior follows approximately the one in Figure 46 or similar. In such case, it is important to notice that the device does not start, that is, the buck converter does not start switching, until both PVDD UVLO is released and the CE rising voltage thresholds  $(V_{CE\_TH\_R})$  are crossed, as can be seen in flowchart in Figure 47. The order of CE and PVDD can swap with similar results.





Figure 46 Start-up behavior when PVDD is ramping up and CE is created with a voltage divider from PVDD. Device will only turn on after events 1 and 2 occurred, and start up the buck converter controller

### 3.12.2 Gate driver and CSAMP start-up

Once DVDD is up and stable, the microcontroller can enable the gate driver. The EN\_DRV pin needs to be set above the  $V_{\rm EN\_DRV\_TH}$  value to enable the driver section. Before this, no PWM signal transfers to the gates of the MOSFETs. Once EN\_DRV is above  $V_{\rm EN\_DRV\_TH}$ , both low-side and high-side charge pumps ramp up to the target value PVCC. The charge pump ramp-up time  $t_{\rm CP\_START}$  depends on different configurations (capacitors, charge pump frequency, PVCC voltage) as explained in Chapter 3.3.

The high-side charge pump starts after enough voltage is built in the low-side charge pump. After both high-side and low-side charge pumps UVLOs are reached, the PWM path is activated and the gate driver can output signals to the power MOSFETs.

Note:

Depending on timing of PWM send to inputs and charge pump capacitor values, the gate driver could start driving the MOSFETs while the charge pumps are not fully at target voltage if the PWM signal is activated early. The user can delay the start of PWM signals until charge pumps are fully charged if this is required.

#### 3.13 Device functional states

The functionality of the device is governed by a state machine. A flowchart of this state machine is shown in Figure 47. The VDS sensor activation depends on different factors as explained in Chapter 3.6 and Chapter 3.7.





Figure 47 Flowchart diagram for functional states of device

Four main modes can be considered for 6EDL7151: OFF\_STATE, START\_UP, STANDBY and ACTIVE. States are described as follows:

65

• **DEV\_OFF** - This state is the default state when device in reset.

#### 3 Functional description

- **POWER\_START\_UP**, **OTP\_READ** In this state voltage in PVDD is ramping up and checked by the device. Once ok, the OTP memory is read. This is done before enabling any further blocks to ensure configuration is known. If a fault is signaled by the OTP block, then the STOP state will be entered.
- **BUCK\_START** The buck converter is enabled in this state and the VDDB needs to be correct before leaving this state. If the VDDB has not reached the target voltage in a certain time, then the buck will be shut down and the device set in the STOP state.
- VSENSE\_READ, CS\_GAIN\_READ The device will optionally (programmable) sense pins like VSENSE and CS\_GAIN for checking parameters to be programmed. If the bitfield CS\_GAIN\_ANA is set to b0, then the current sense amplifier gain will be set by the register CS\_GAIN. Otherwise, if CS\_GAIN\_ANA is set to b1, the analog programming is enabled.
- **DVDD\_START** At this point, once the buck converter output is stable, the linear voltage regulator for DVDD is ramped up according the start-up delay and soft start programming. At the end of this state, DVDD is at target voltage and stable. With this, the start-up procedure of the device finishes and enters a wait state until EN\_DRV signal arrives from a microcontroller for example. This will start the standby section.
- **CHARGE\_PUMP\_START** The charge pumps are enabled. If target voltages are reached, the device moves to DEV\_ACTIVE.
- **DEV\_ACTIVE** (or ACTIVE state) In this state the driver is ready to be used. The PWM path is enabled. If EN\_DRV signal goes low during active the device turns off both charge pumps and disables the PWM path by going into the STANDBY section.
- **DVDD\_STOP** This state is entered from states after DVDD has been powered and DVDD rail fails. Device stops operation and requires a CE toggle or power cycle to restart. Buck converter and ADC remains active.
- **STOP** If this state is entered it is because a serious fault with either the buck converter DVDD start-up. The device will not operate until a power cycle or EN\_DRV toggle takes place. SPI cannot be used during this state.

### 3.14 Protections and faults handling

The 6EDL7151 contains an extensive number of protections. These are:

- Overcurrent protections (OCP) for:
  - DVDD linear regulator
  - Buck converter
  - Motor leg shunt OCP
- Undervoltage lockout (UVLO) protection for:
  - Gate driver supply voltages for both high-side and low-side drivers
  - Supply voltage PVDD
  - DVDD linear regulator output voltage
  - Buck converter output voltage
- DVDD linear regulator overvoltage lockout (OVLO) protections
- VDS sensors and OFF state diagnostics
- Rotor locked detection based on Hall sensor inputs
- Configurable watchdog
- Overtemperature shutdown (OTS) and overtemperature warning (OTW)
- Overtemperature shutdown for buck converter and LDO
- OTP memory fault

An arbitration state machine takes all the fault inputs from the specific fault blocks and decides which fault needs to be serviced first in case several faults occur at the same time (the same clock cycle). Once a fault is acknowledged, the system takes the specific action as shown in Table 12 and the arbitration round stops until the fault is cleared. The state machine is split in two main independent arbitration sections:

- **Supply faults** (B0 to B4). B0 is the highest priority.
- Other faults (F0 to F7). The fault that happens first is dealt first and others are ignored until this fault is removed. If more than one fault happens at the same time, then the one with the highest priority is processed. F0 is the highest priority.

#### 6EDL7151

# infineon

#### 3 Functional description

The resultant actions from both sections are OR'ed on the nFAULT pin. If the fault is not latched, the fault status is held but the actions stops when the condition for the fault is released. Additionally to any possible actions like switching off PWM signal, status bits are updated to inform the MCU of any warning or/and fault occurrence. This is done regardless of priority and those status bits can be read via SPI commands by the microcontroller in the system.

Note:

It is highly recommended to determine the source of the fault by reading the status registers and clear faults as soon as they occur so that new fault events can be captured. A fault is cleared by writing the register FAULTS\_CLR via the SPI interface.

The following registers provide information on the status of the device faults:

- **FAULT\_ST**: Holds most of functional related faults. A fault might be triggered only after a number of events of a malfunction. Status immediately records the event information.
- **TEMP\_ST**: Provides status on temperature warning and the temperature reading itself.
- **SUPPLY\_ST**: Reports on status of all supplies UVLO/OVLO and OCPs.
- **FUNCT\_ST**: Status of the gain of current sense amplifiers, Hall sensors, wrong hall pattern, and VDS sensors status.
- **OTP\_ST**: Programming and reading of OTP related faults.

To clear faults, the user has to write the bitfield CLR\_FLTS in the FAULTS\_CLR register via SPI. However, to clear a latched fault, a write to the CLR\_LATCH bitfield is required.

If 'Motor leg shunt OCP' fault is programmed to be latched, then the fault cannot be cleared until:

- If in OCP counting mode (8, 16 periods) there is one whole PWM period without an OCP event or standby state is entered.
- If in immediate trigger mode then it can be cleared after the fault is gone.

Table 12 Faults and protections table - lower Prio number means higher priority

| Name          | Description                            | Program mability   | Latched | nFAULT<br>report | Active state                     | Prio             | Action(s)                                                                                                                                                                                                           |
|---------------|----------------------------------------|--------------------|---------|------------------|----------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCCLS<br>UVLO | Charge pump<br>low-side<br>UVLO fault  | _                  | N       | Υ                | DEV_ACTI<br>VE                   | F1&2<br>(shared) | Gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76 |
| VCCHS<br>UVLO | Charge pump<br>high-side<br>UVLO fault | _                  | N       | Y                | DEV_ACTI<br>VE                   | F1&2<br>(shared) | Gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76 |
| DVDD<br>OVLO  | DVDD OVLO<br>fault                     | -                  | N       | Υ                | STANDBY<br>and<br>DEV_ACTI<br>VE | B1               | No action. MCU to perform action                                                                                                                                                                                    |
| DVDD<br>OCP   | DVDD OCP<br>fault                      | Threshold<br>level | N       | Υ                | STANDBY<br>and<br>DEV_ACTI<br>VE | В3               | No action. MCU to perform action                                                                                                                                                                                    |



Table 12 (continued) Faults and protections table - lower Prio number means higher priority

| Name                                  | Description                                                               | Program mability   | Latched                                                          | nFAULT<br>report                                   | Active state                                                                                                    | Prio         | Action(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------|---------------------------------------------------------------------------|--------------------|------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DVDD<br>UVLO                          | DVDD UVLO fault                                                           | _                  | N(require<br>s power<br>cycle - CE<br>toggle)                    | Y<br>(however<br>nFAULT is<br>supplied<br>by DVDD) | All states<br>after<br>BUCK_ST<br>ART                                                                           | B0 and<br>F0 | Gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. Note: the behavior can be interrupted depending on DVDD as logic is supplied by it. After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76. These are always active. Waits for power cycle (CE pin low and high). Buck converter continues operation. When DVDD UVLO happens the functional state machine changes from DEV_ACTIVE to DVDD_STOP. Refer to Chapter 3.13 for details. From the application perspective, this fault is the highest priority. Requires a power cycle (CE toggle) |
| BUCK<br>OCP                           | Buck<br>converter<br>overcurrent<br>protection                            | _                  | N                                                                | Y                                                  | All states<br>after<br>DVDD ok<br>(after<br>Standby) -<br>fault<br>blanked<br>during<br>charge<br>pump<br>start | B2           | No action. MCU to perform action.<br>Protection is blanked during start-<br>up of charge pumps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Motor<br>leg<br>shunt<br>OCP<br>[2:0] | Current sense<br>amplifier<br>overcurrent<br>protection for<br>each phase | level,<br>count on | Program<br>mable -<br>latched if<br>brake on<br>OCP is<br>active | Υ                                                  | DEV_ACTI<br>VE                                                                                                  | F4           | PWM truncation if configured.  If fault is configured as "Latched" then: gate signals (GHx, GLx) pulled down according to configured gate driver slew rate.  After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76.  Brake as defined in PWM_CFG register when CS_OCP_BRAKE register enabled. Fault latched if braking active                                                                                                                                                                                                                                                 |



Table 12 (continued) Faults and protections table - lower Prio number means higher priority

| Name                   | Description                                                             | Program mability                                  | Latched                                                                         | nFAULT<br>report                          | Active state                                                             | Prio | Action(s)                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------|-------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDS<br>Sensor          | VDS sensor<br>comparator<br>protection                                  | Threshold<br>,<br>blanking,<br>deglitch<br>filter | Y                                                                               | Y                                         | DEV_ACTI<br>VE                                                           | F5   | Gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76                                                                                                                                                                                                   |
| Locked<br>rotor        | Locked rotor<br>watchdog<br>overflow                                    | Timing                                            | Y                                                                               | Y,<br>Program<br>mable                    | DEV_ACTI<br>VE                                                           | F6   | Gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76. Requires toggle of EN_DRV to re-start normal operation again                                                                                                                                     |
| Watch<br>dog<br>timers | Watchdog<br>timer<br>overflow.<br>Several<br>inputs<br>programmabl<br>e | Timing,<br>reaction.<br>Dependin<br>g on input    | Program<br>mable -<br>latched if<br>brake on<br>watchdog<br>fault is<br>enabled | Y (with input EN_DRV only, otherwise not) | Dependin<br>g on<br>input,<br>either<br>START UP<br>or<br>DEV_ACTI<br>VE | F7   | If input:  • EN_DRV: gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. After that, gate signals are pulling down according to R <sub>GS_PD_WEAK</sub> and R <sub>GS_PD_STRONG</sub> as shown in Figure 76.  • Buck input: no action required from user or device.  • Charge pump input: nFAULT reported. Driver won't start-up.  • Others: brake as defined in PWM_CFG register when |
|                        |                                                                         |                                                   |                                                                                 |                                           |                                                                          |      | WD_BRAKE register enabled. Always latched if braked enabled                                                                                                                                                                                                                                                                                                                                                           |
| OTS                    | Overtempera<br>ture<br>shutdown                                         | _                                                 | Y                                                                               | Y                                         | DEV_ACTI<br>VE                                                           | F3   | Gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76                                                                                                                                                                                                   |
| OTW                    | Overtempera<br>ture warning                                             | -                                                 | N                                                                               | N (only<br>status<br>register<br>report)  | DEV_ACTI<br>VE                                                           | F9   | No action. MCU to perform action                                                                                                                                                                                                                                                                                                                                                                                      |



Table 12 (continued) Faults and protections table - lower Prio number means higher priority

| Name         | Description                                              | Program mability | Latched | nFAULT<br>report | Active state | Prio | Action(s)                                                                                                                                                                                                           |
|--------------|----------------------------------------------------------|------------------|---------|------------------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OTP<br>Fault | OTP read<br>fault or OTP<br>user<br>programming<br>error | -                | Y       | Υ                | All states   | F8   | Gate signals (GHx, GLx) pulled down according to configured gate driver slew rate. After that, gate signals are pulling down according to $R_{\rm GS\_PD\_WEAK}$ and $R_{\rm GS\_PD\_STRONG}$ as shown in Figure 76 |

#### 3.15 Device programming - OTP and SPI interface

The 6EDL7151 includes some smart features that can be programmed by the user. The configuration of those features, including the gain of amplifiers, driving voltage for gate drivers or fault reactions, is stored in registers while the device is active. The configuration of those functions can be changed during run time operation via SPI commands. These registers are volatile memory cells and therefore, its information is lost every time the power supply is removed from the device.

For this reason, the 6EDL7151 integrates an OTP NVM (One time programmable non-volatile memory) that stores a given default configuration even when power supply is not available. Initially, the device is programmed with the default register settings provided in Chapter 3.16. During start-up phase of the device (see state machine flowchart in Figure 47), the configuration in the OTP is copied or mirrored into the volatile registers. These registers are the ones that govern the actual behavior of the device. This is shown in Figure 48.



Figure 48 Programming overview

In case the default ("out of the fab") configuration of the device stored in the OTP not being the desired one, the designer can select a different configuration for his application and store it indefinitely in the OTP memory (hard-copy). See Chapter 3.15.1 for the detailed programming procedure. This action can be done only once. A second write to the OTP is not possible. However, configurations can be overwritten on volatile registers after start-up via SPI commands as mentioned above.

The user configuration can be tracked with a software ID bitfield USER\_ID, which is located in the OTP\_PROG register.

**Note**: It is recommended that every writing action to the registers in 6EDL7151 is followed by a confirmation read to ensure that written and read data in registers match and thus confirming correct programming.

3 Functional description

# 3.15.1 OTP user programming procedure: loading custom default values

The 6EDL7151 OTP is used for user configuration storage. The OTP module implements a double error correction, plus one additional error detection when programming it.

OTP programming must only occur in a controlled environment. This requires that the user ensures that programming happens at the correct supply voltage, this is  $PVDD > PVDD_{OTP\_PROG}$ . Also the temperature must be below  $T_{OTP\_PROG}$ . Internally both parameters are monitored. This means that if programming is attempted outside of these parameters it will be blocked. If this occurs, then the bitfield OTP\\_PROG\_BLOCK is set to b1 to indicate that one of the parameter is outside of the required range. Default values (as given in bold in Chapter 3.16.2) are used after start-up in such situation. Further programming attempts are possible. OTP\_PROG\_BLOCK is reset either when the programming finishes successfully or after a power down.

The following programming steps should be performed to write OTP with a specific configuration:

- **1.** Start device into standby mode ( $V_{EN\_DRV} < V_{EN\_DRV\_TH}$ ).
- **2.** Write registers to the desired default values via the SPI write commands.
- 3. Program these values into OTP using the OTP\_PROG bitfield.
  - If the temperature is higher than  $T_{\text{OTP\_PROG}}$  or PVDD < PVDD $_{\text{OTP\_PROG}}$ , then programming does not start and OTP\_PROG\_BLOCK is set to b1. Conditions might be modified and the programming can be attempted again. If the programming fails twice, the device is blocked signaled by OTP\_USED = b1 and OTP\_PASS = b0.
  - If temperature and PVDD values are in range, programming starts, copying register parameters into the OTP memory. This can only be done once.
- **4.** (Recommended) Check if OTP programming succeeded via the bitfields OTP\_USED and OTP\_PASS or OTP\_PROG\_FAIL:
  - If the programming of the OTP failed, then the device is locked until a power cycle (CE pin pulled down and up) takes place. Signaled by OTP\_USED = b1 and OTP\_PASS = b0 or simply OTP\_PROG\_FAIL = b1. Further programming of OTP is not possible. Memory content is considered corrupted and therefore the part should be discarded.
  - If programming succeeded, then normal function continues. This is signaled by OTP\_USED = b1 and OTP\_PASS = b1 or simply OTP\_PROG\_FAIL = b0. It is recommended to perform a power cycle (CE pin pulled down and up) for new values to take effect after a successful programming.

Attempts to write an already programmed OTP are ignored. The OTP status is summarized in Table 13.

Table 13 OTP programming status

| Device status                                             | OTP_USED | OTP_PASS | OTP_PROG_<br>BLOCK | OTP_PROG_<br>FAIL | Status description                                                                                                                     |
|-----------------------------------------------------------|----------|----------|--------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Non-programmed device                                     | 0        | 0        | 0                  | 0                 | Default values used                                                                                                                    |
| Successful<br>programming of<br>OTP                       | 1        | 1        | X                  | Х                 | User programming was successful. Upon start-up, the newly programmed default values are loaded into registers for custom configuration |
| Programming blocked due to PVDD or temperature conditions | 0        | 0        | 1                  | 0                 | Part can be reprogrammed once condition are within limits                                                                              |



Table 13 (continued) OTP programming status

| Device status                                                                         | OTP_USED | OTP_PASS | OTP_PROG_<br>BLOCK | OTP_PROG_<br>FAIL | Status description     |
|---------------------------------------------------------------------------------------|----------|----------|--------------------|-------------------|------------------------|
| Programming started but failed during operation due to PVDD or temperature conditions | 1        | 0        | 1                  | 1                 | Part must be discarded |
| Programming started but failed due to OTP issue                                       | 1        | 0        | 0                  | 1                 | Part must be discarded |

An OTP programming failure (wrong copy of registers into OTP memory) forces the device to enter STOP state during read out (see Figure 47). In such case, the fault is reported on the nFAULT pin. The microcontroller, once informed about the fault, can request 6EDL7151 to provide status of memory by reading the bitfields OTP\_USED, OTP\_PASS, or OTP\_PROG\_FAIL, and OTP\_PROG\_BLOCK.

If a user chooses to program OTP during start-up of the microcontroller software, this should check each time that OTP\_USED = b1 before programming again. Otherwise incorrect programming could occur.

#### 3.15.2 SPI communication

All communication between 6EDL7151 and an external microcontroller happens through an integrated SPI interface. This module is used to program the configuration registers and therefore to command the device, for example, to change settings or program OTP memory.

The SPI module is based on a 4-pin configuration. Data sampling happens during the falling edge of the SPI clock signal. All communication happens in a 24-bit length shift register.

- 7-bit address
- 16-bit data byte
- 1-bit command

Two commands are defined:

- 1 Register write
- 0 Register read

Data is shifted in with MSB first. Figure 49 and Figure 50 show the write and read operations with SPI interface respectively.





Figure 49 SPI write operation



Figure 50 SPI read operation

## 3.15.2.1 SPI communication example

For example, the user wants to write new values TDRIVE1 = 50 ns (0x01) and TDRIVE2 = 2540 ns (0xFE) to the register TDRIVE\_SRC\_CFG (address 0x19), then the content of the register needs to be 0xFE01 by collating TDRIVE2 and TDRIVE1 values. So the MCU needs to write the following command in the SPI bus (SDI signal) once nSCS signal is pulled down:

Binary: b 1001 1001 1111 1110 0000 0001

Hexadecimal: 0x99 FE 01

After write, if a read is necessary, then the following sequence must be applied by the MCU. This reads the TDRIVE\_SRC\_CFG register by writing SDI signal:

73

Binary: b 0001 1001 ---- ----

Hexadecimal: 0x19 -- --

# **(infineon**

3 Functional description

#### 3.16 Register map

Table 14 shows a complete list of registers in 6EDL7151 accessible via SPI interface.

Table 14 Register map overview

| Tuble 14        | Chister map overview                        |                 |
|-----------------|---------------------------------------------|-----------------|
| Register name   | Short description                           | Offset address  |
| FAULT_ST        | Faults status                               | 00 <sub>H</sub> |
| TEMP_ST         | Temperature status                          | 01 <sub>H</sub> |
| SUPPLY_ST       | Power supply status                         | 02 <sub>H</sub> |
| FUNCT_ST        | Functional status                           | 03 <sub>H</sub> |
| OTP_ST          | OTP status                                  | 04 <sub>H</sub> |
| ADC_ST          | ADC status                                  | 05 <sub>H</sub> |
| CP_ST           | Charge pump status                          | 06 <sub>H</sub> |
| DEVICE_ID       | Device ID                                   | 07 <sub>H</sub> |
| VDS_SENSE_CFG   | VDS sensors configuration                   | 0F <sub>H</sub> |
| FAULTS_CLR      | Faults clear                                | 10 <sub>H</sub> |
| SUPPLY_CFG      | Power supply configuration                  | 11 <sub>H</sub> |
| ADC_CFG         | ADC configuration                           | 12 <sub>H</sub> |
| PWM_CFG         | PWM configuration                           | 13 <sub>H</sub> |
| SENSOR_CFG      | Sensor configuration                        | 14 <sub>H</sub> |
| WD_CFG          | Watchdog configuration                      | 15 <sub>H</sub> |
| WD_CFG2         | Watchdog configuration 2                    | 16 <sub>H</sub> |
| IDRIVE_CFG      | Gate driver current configuration           | 17 <sub>H</sub> |
| IDRIVE_PRE_CFG  | Gate driver precharge current configuration | 18 <sub>H</sub> |
| TDRIVE_SRC_CFG  | TDRIVE source configuration                 | 19 <sub>H</sub> |
| TDRIVE_SINK_CFG | TDRIVE sink configuration                   | 1A <sub>H</sub> |
| DT_CFG          | Dead time configuration                     | 1B <sub>H</sub> |
| CP_CFG          | Charge pump configuration                   | 1C <sub>H</sub> |
| CSAMP_CFG       | Current sense amplifier configuration       | 1D <sub>H</sub> |
| CSAMP_CFG2      | Current sense amplifier configuration 2     | 1E <sub>H</sub> |
| OTP_PROG        | OTP program                                 | 1F <sub>H</sub> |
|                 |                                             |                 |

## 3.16.1 Device programmability

The 6EDL7151 programmable registers can be programmed at any time after the SPI interface is active, however, some of the bitfield changes do not have an effect until certain conditions occur. This is to protect from wrong behaviors or to avoid glitches in the operation. Three categories are defined:

- 1. **Always** programmable: Programming these bitfields have an effect immediately after programming in any state of the device. The effect can be synchronized with PWM or braking events for some cases.
- 2. **Standby** programmable: Programming these bitfields have an effect only when the EN\_DRV level is low. If programmed when EN\_DRV is high, the register shows the new value, but effect does not be applied until EN\_DRV is

# infineon

#### 3 Functional description

pulled down. This is to prevent system malfunctions. It is therefore recommended that these registers are programmed before EN DRV is enabled.

3. **OTP only**: Programming these bitfields have an effect only if programmed in OTP and after device new power up (PVDD). These are settings affecting the start-up of the device, namely bitfields whose effect takes place even before DVDD ramps up, therefore must be burned into OTP to be effective on next power up. As an example, if during ACTIVE state a write happens to a 'Standby' value, the value are written and reads to this register returns the written value, however, the value is not (shadow) transferred to actual effective register until the device state machine goes into the STANDBY state.

Table 15 provides a categorization for every configuration ('rw' or 'w' type bitfield) of the device.

Table 15Register programmability

| Register name    | Bitfield name     | Programmability                      |
|------------------|-------------------|--------------------------------------|
|                  | VDS_HS_TH         | Always                               |
|                  | VDS_LS_TH         | Always                               |
| UDS SENSE CEC    | VDS_BLANK         | Always                               |
| VDS_SENSE_CFG    | VDS_FILTER        | Always                               |
|                  | VDS_FLT_CFG       | Always                               |
|                  | VDS_SENSE_EN      | Always                               |
|                  | PVCC_SETPT        | Standby                              |
|                  | CS_REF_CFG        | Standby                              |
|                  | DVDD_OCP_CFG      | Always                               |
| SUPPLY CFG       | DVDD_SFTSTRT      | OTP only                             |
| SUPPLY_CFG       | DVDD_SETPT        | OTP only                             |
|                  | BK_FREQ           | Standby                              |
|                  | DVDD_TON_DELAY    | OTP only                             |
|                  | CP_PRECHARGE_EN   | Standby                              |
|                  | ADC_OD_REQ        | Always – no OTP field, just register |
|                  | ADC_OD_INSEL      | Always – no OTP field, just register |
| ADC_CFG          | ADC_EN_FILT       | Always – no OTP field, just register |
|                  | ADC_FILT_CFG      | Always                               |
|                  | ADC_FILT_CFG_PVDD | Always                               |
|                  | PWM_MODE          | Standby                              |
| DWM CEC          | PWM_FREEW_CFG     | Always                               |
| PWM_CFG          | BRAKE_CFG         | Always                               |
|                  | PWM_RECIRC        | Standby                              |
|                  | HALL_DEGLITCH     | Always                               |
| SENSOD CEC       | OTS_DIS           | Always                               |
| SENSOR_CFG       | CS_TMODE          | Always                               |
|                  | VDS_OFF_DIAG_EN   | Standby                              |
| table continues) |                   |                                      |

75



Table 15 (continued) Register programmability

| Register name                                                      | Bitfield name     | Programmability                                                                                                 |  |  |  |  |  |  |
|--------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                                                                    | WD_EN             | Standby                                                                                                         |  |  |  |  |  |  |
| ND CEC                                                             | WD_INSEL          | Standby                                                                                                         |  |  |  |  |  |  |
| VD_CFG2  VD_CFG2  ORIVE_CFG  DRIVE_SRC_CFG  DRIVE_SINK_CFG  OT_CFG | WD_FLTCFG         | Standby                                                                                                         |  |  |  |  |  |  |
|                                                                    | WD_TIMER_T        | Standby                                                                                                         |  |  |  |  |  |  |
|                                                                    | WD_BRAKE          | Standby                                                                                                         |  |  |  |  |  |  |
|                                                                    | WD_EN_LATCH       | Standby                                                                                                         |  |  |  |  |  |  |
|                                                                    | WD_DVDD_RSTRT_ATT | Standby                                                                                                         |  |  |  |  |  |  |
| ND_CFG2                                                            | WD_DVDD_RSTRT_DLY | Standby                                                                                                         |  |  |  |  |  |  |
|                                                                    | WD_RLOCK_EN       | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | WD_RLOCK_T        | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | WD_BK_DIS         | OTP only                                                                                                        |  |  |  |  |  |  |
|                                                                    | IHS_SRC           | Always                                                                                                          |  |  |  |  |  |  |
| מווער כבכ                                                          | IHS_SINK          | Always                                                                                                          |  |  |  |  |  |  |
| DRIVE_CFG                                                          | ILS_SRC           | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | ILS_SINK          | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | I_PRE_SRC         | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | I_PRE_SINK        | Always                                                                                                          |  |  |  |  |  |  |
| DRIVE_PRE_CFG                                                      | I_PRE_SRC_DIS     | Always                                                                                                          |  |  |  |  |  |  |
| DRIVE_PRE_CFG                                                      | I_PRE_SNK_DIS     | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | I_CLAMP_DIS       | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | TDRIVE1           | Always                                                                                                          |  |  |  |  |  |  |
| IDRIVE_SRC_CFG                                                     | TDRIVE2           | Always                                                                                                          |  |  |  |  |  |  |
| EDDIVE CINIC CEC                                                   | TDRIVE3           | Always                                                                                                          |  |  |  |  |  |  |
| IDRIVE_SINK_CFG                                                    | TDRIVE4           | Always                                                                                                          |  |  |  |  |  |  |
| NT 050                                                             | DT_RISE           | Always                                                                                                          |  |  |  |  |  |  |
| JI_CFG                                                             | DT_FALL           | Always                                                                                                          |  |  |  |  |  |  |
| בח כבכ                                                             | CP_CLK_ CFG       | Always                                                                                                          |  |  |  |  |  |  |
| LP_CFG                                                             | CP_CLK_ SS_DIS    | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | CS_GAIN           | Always – recommended to stop PWM first                                                                          |  |  |  |  |  |  |
| CSAMP_CFG                                                          | CS_GAIN_ANA       | Standby (change to digital mode)- change to analog mode only possible if written in OTP followed by power cycle |  |  |  |  |  |  |
|                                                                    | CS_EN             | Always                                                                                                          |  |  |  |  |  |  |
|                                                                    | CS_BLANK          | Always – recommended to stop PWM first                                                                          |  |  |  |  |  |  |



Table 15 (continued) Register programmability

| Register name | Bitfield name   | Programmability                              |
|---------------|-----------------|----------------------------------------------|
|               | CS_EN_DCCAL     | Standby                                      |
|               | CS_OCP_DEGLITCH | Standby                                      |
|               | CS_OCPFLT_CFG   | Standby                                      |
|               | CS_OCP_PTHR     | Always                                       |
|               | CS_OCP_NTHR     | Always                                       |
|               | CS_OCP_LATCH    | Standby                                      |
| CAMP CECS     | CS_MODE         | Standby                                      |
| CSAMP_CFG2    | CS_OCP_BRAKE    | Standby                                      |
|               | CS_TRUNC_DIS    | Always                                       |
|               | CS_NEG_OCP_DIS  | Always                                       |
|               | CS_AZ_CFG       | Always                                       |
| OTD DDGG      | OTP_PROG        | Standby (programming of OTP only in Standby) |
| OTP_PROG      | USER_ID         | Always                                       |

Table 16 Register read/write coding description

| Code | Access type   | Description                                                                         |
|------|---------------|-------------------------------------------------------------------------------------|
| RES  | No access     | Reserved                                                                            |
| r    | Read          | Read only. A write produces no action                                               |
| rh   | Read Hardware | Read only, the bitfield is modified by hardware (typical example: status bitfields) |
| rw   | Read/Write    | Read or write by user                                                               |
| W    | Write         | Write only. A read returns 0                                                        |

**Note**: Default values of the register bitfields are in bold.

## 3.16.2 Register map



## 3.16.2.1 Faults status register

If the status of one of the bits switches to value b1, the corresponding fault/warning has occurred. To clear the fault use the clear faults bit in FAULTS\_CLR register

FAULT\_ST Offset address: 00<sub>H</sub>
Faults status register AsyncReset value: 0000<sub>H</sub>

| 15 | 14  | 13 | 12          | 11         | 10                | 9           | •           | 1                  |                     | 5                   | 4                    | <u> </u>   | 2  | 1       |     |
|----|-----|----|-------------|------------|-------------------|-------------|-------------|--------------------|---------------------|---------------------|----------------------|------------|----|---------|-----|
|    | RES |    | OTP_<br>FLT | WD_F<br>LT | RLOC<br>K_FL<br>T | OTW<br>_FLT | OTS_<br>FLT | BK_O<br>CP_F<br>LT | DVDD<br>_OV_<br>FLT | DVDD<br>_UV_<br>FLT | DVDD<br>_OCP<br>_FLT | CP_F<br>LT | CS | S_OCP_F | FLT |
|    | r   |    | rh          | rh         | rh                | rh          | rh          | rh                 | rh                  | rh                  | rh                   | rh         |    | rh      |     |

| Field        | Bits | Туре | Description                                                        |
|--------------|------|------|--------------------------------------------------------------------|
| CS_OCP_FLT   | 2:0  | rh   | Current sense amplifier OCP fault status                           |
|              |      |      | Current sense amplifier OCP fault status                           |
|              |      |      | bxx0: No fault on phase A                                          |
|              |      |      | bxx1: Fault on phase A                                             |
|              |      |      | bx0x: No fault on phase B                                          |
|              |      |      | bx1x: Fault on phase B                                             |
|              |      |      | b0xx: No fault on phase C                                          |
|              |      |      | b1xx: Fault on phase C                                             |
| CP_FLT       | 3    | rh   | Charge pumps fault status                                          |
|              |      |      | Charge pump low-side and high-side combined fault status           |
|              |      |      | b0: No fault has occurred                                          |
|              |      |      | b1: A fault has occurred                                           |
| DVDD_OCP_FLT | 4    | rh   | DVDD OCP (Over-Current Protection) fault status                    |
|              |      |      | DVDD linear voltage regulator Over-Current Protection fault status |
|              |      |      | b0: No fault has occurred                                          |
|              |      |      | b1: A fault has occurred                                           |
| DVDD_UV_FLT  | 5    | rh   | DVDD UVLO (Under-Voltage Lock-Out) fault status                    |
|              |      |      | DVDD UVLO fault status                                             |
|              |      |      | b0: No fault has occurred                                          |
|              |      |      | b1: A fault has occurred                                           |
| DVDD_OV_FLT  | 6    | rh   | DVDD OVLO (Over-Voltage Lock-Out) fault status                     |
|              |      |      | DVDD OVLO fault status                                             |
|              |      |      | b0: No fault has occurred                                          |
|              |      |      | b1: A fault has occurred                                           |
| BK_OCP_FLT   | 7    | rh   | Buck OCP fault status                                              |
|              |      |      | Buck Over-Current Protection fault status                          |
|              |      |      | b0: No fault has occurred                                          |
|              |      |      | b1: A fault has occurred                                           |

78

#### 6EDL7151



#### 3 Functional description

## (continued)

| Field     | Bits  | Туре | Description                                     |
|-----------|-------|------|-------------------------------------------------|
| OTS_FLT   | 8     | rh   | Overtemperature shutdown fault status           |
|           |       |      | Overtemperature shutdown event status           |
|           |       |      | b0: No fault has occurred                       |
|           |       |      | b1: A fault has occurred                        |
| OTW_FLT   | 9     | rh   | Overtemperature warning status                  |
|           |       |      | Overtemperature warning signal status           |
|           |       |      | b0: No warning signal has occurred              |
|           |       |      | b1: A warning signal has occurred               |
| RLOCK_FLT | 10    | rh   | Locked rotor fault status                       |
|           |       |      | Locked rotor fault status using Hall sensors    |
|           |       |      | b0: No fault has occurred                       |
|           |       |      | b1: A fault has occurred                        |
| WD_FLT    | 11    | rh   | Watchdog fault status                           |
|           |       |      | Watchdog status                                 |
|           |       |      | b0: No fault has occurred                       |
|           |       |      | b1: A fault has occurred                        |
| OTP_FLT   | 12    | rh   | OTP status                                      |
|           |       |      | OTP (One Time Programmable) memory fault status |
|           |       |      | b0: No fault has occurred                       |
|           |       |      | b1: A fault has occurred                        |
| RES       | 15:13 | r    | Reserved                                        |
|           |       |      | A read always returns 0                         |



rh

3 Functional description

## 3.16.2.2 Temperature status register

This register contains the temperature value for MCU to read

**TEMP\_ST** Offset address:  $01_{\rm H}$  Temperature status register AsyncReset value:  $0000_{\rm H}$ 

| 15 | 14 | 13 | 12 | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3     | 2  | 1 | 0 |
|----|----|----|----|-----|----|---|---|---|---|---|---|-------|----|---|---|
|    |    |    |    | RES |    |   |   |   |   |   | т | EMP_V | 71 |   |   |

**Bits** Type **Description** Field rh TEMP\_VAL 6:0 **Temperature reading** Temperature value in steps of 2 degrees Celsius b000000: -94 degrees Celsius ..... every 2 degrees Celsius b1111111: 160 degrees Celsius **RES** 15:7 r Reserved A read always returns 0



## 3.16.2.3 Power supply status register

This register contains the status of the power supply related blocks

SUPPLY\_STOffset address:02HPower supply status registerAsyncReset value:0000H

| 15 | 14  | 13 | 12 | 11 | 10 | 9      | 8  | 7 | 6 | 5                 | 4                 | 3                 | 2                 | 1                  | 0                  |
|----|-----|----|----|----|----|--------|----|---|---|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|
|    | RES |    |    |    | P  | VDD_V/ | AL |   |   | VDDB<br>_OVS<br>T | VDDB<br>_UVS<br>T | DVDD<br>_OVS<br>T | DVDD<br>_UVS<br>T | VCCH<br>S_UV<br>ST | VCCL<br>S_UV<br>ST |
|    | r   |    |    |    |    | rh     |    |   |   | rh                | rh                | rh                | rh                | rh                 | rh                 |

| Field      | Bits  | Туре | Description                                                                                         |
|------------|-------|------|-----------------------------------------------------------------------------------------------------|
| VCCLS_UVST | 0     | rh   | Charge pump low-side UVLO status b0: Below threshold b1: Above threshold                            |
| VCCHS_UVST | 1     | rh   | Charge pump high-side UVLO status b0: Below threshold b1: Above threshold                           |
| DVDD_UVST  | 2     | rh   | DVDD UVLO status b0: Below threshold b1: Above threshold                                            |
| DVDD_OVST  | 3     | rh   | DVDD OVLO (Over-Voltage Lock-Out) status b0: Below threshold b1: Above threshold                    |
| VDDB_UVST  | 4     | rh   | VDDB UVLO status b0: Below threshold b1: Above threshold                                            |
| VDDB_OVST  | 5     | rh   | VDDB OVLO status b0: Below threshold b1: Above threshold                                            |
| PVDD_VAL   | 12:6  | rh   | PVDD ADC result reading value  Holds the analog to digital conversions value for PVDD input voltage |
| RES        | 15:13 | r    | Reserved A read always returns 0                                                                    |



#### Functional status register 3.16.2.4

Status of various functional signals

FUNCT\_ST Offset address: 03<sub>H</sub> Functional status register AsyncReset value: 0000<sub>H</sub>

| 15 | 14 | 13                 | 12                 | 11                 | 10                 | 9  | 8                  | 7  | 6      | 5  | 4           | 3                  | 2 | 1       | 0  |
|----|----|--------------------|--------------------|--------------------|--------------------|----|--------------------|----|--------|----|-------------|--------------------|---|---------|----|
| RE | S  | VDS_<br>LSC_<br>ST | VDS_<br>HSC_<br>ST | VDS_<br>LSB_<br>ST | VDS_<br>HSB_<br>ST |    | VDS_<br>HSA_<br>ST | CS | _GAIN_ | ST | DVDD<br>_ST | HALL<br>POL_<br>ST | Н | ALLIN_S | šΤ |
| r  |    | rh                 | rh                 | rh                 | rh                 | rh | rh                 |    | rh     |    | rh          | rh                 |   | rh      |    |

| Field      | Bits | Туре | Description                                                                                             |
|------------|------|------|---------------------------------------------------------------------------------------------------------|
| HALLIN_ST  | 2:0  | rh   | Hall sensor inputs status                                                                               |
|            |      |      | Hall sensor input status for each phase                                                                 |
|            |      |      | b0: signal is low                                                                                       |
|            |      |      | b1: signal is high                                                                                      |
|            |      |      | bit 0: Phase A                                                                                          |
|            |      |      | bit 1: Phase B                                                                                          |
|            |      |      | bit 2: Phase C                                                                                          |
| HALLPOL_ST | 3    | rh   | Hall sensor polarity equal indicator                                                                    |
|            |      |      | Status bit that indicate if all phases of the Hall sensors have the same                                |
|            |      |      | polarity at the same time                                                                               |
|            |      |      | b0: Hall sensors have different polarity                                                                |
|            |      |      | b1: Hall sensors have the same polarity                                                                 |
| DVDD_ST    | 4    | rh   | DVDD set point status                                                                                   |
|            |      |      | DVDD set point read value. The reading is independent of whether DVDD is analog or digitally programmed |
|            |      |      | b0: 3.3 V                                                                                               |
|            |      |      | b1:5V                                                                                                   |
| CS_GAIN_ST | 7:5  | rh   | Status of the current sense amplifier gain                                                              |
| CS_OAIN_ST | 1.5  |      | Shows the value of the current sense amplifier gain independently of                                    |
|            |      |      | whether programmed digitally or via external resistor                                                   |
|            |      |      | b000: 4 V/V                                                                                             |
|            |      |      | b001: 8 V/V                                                                                             |
|            |      |      | b010: 12 V/V                                                                                            |
|            |      |      | b011: 16 V/V                                                                                            |
|            |      |      | b100: 20 V/V                                                                                            |
|            |      |      | b101: 24 V/V                                                                                            |
|            |      |      | b110: 32 V/V                                                                                            |
|            |      |      | b111: 64 V/V                                                                                            |
| VDS_HSA_ST | 8    | rh   | VDS high-side A sensor status                                                                           |
|            |      |      | Indicates the comparator status for high-side phase A                                                   |
|            |      |      | b0: No fault has occurred                                                                               |
|            |      |      | b1: A fault has occurred                                                                                |

#### 6EDL7151



#### 3 Functional description

## (continued)

| Field      | Bits  | Туре | Description                                                                                                                            |
|------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| VDS_LSA_ST | 9     | rh   | VDS low-side A sensor status Indicates the comparator status for low-side phase A b0: No fault has occurred b1: A fault has occurred   |
| VDS_HSB_ST | 10    | rh   | VDS high-side B sensor status Indicates the comparator status for high-side phase B b0: No fault has occurred b1: A fault has occurred |
| VDS_LSB_ST | 11    | rh   | VDS low-side B sensor status Indicates the comparator status for low-side phase B b0: No fault has occurred b1: A fault has occurred   |
| VDS_HSC_ST | 12    | rh   | VDS high-side C sensor status Indicates the comparator status for high-side phase C b0: No fault has occurred b1: A fault has occurred |
| VDS_LSC_ST | 13    | rh   | VDS low-side C sensor status Indicates the comparator status for low-side phase C b0: No fault has occurred b1: A fault has occurred   |
| RES        | 15:14 | r    | Reserved A read always returns 0                                                                                                       |



rh

rh

rh

rh

3 Functional description

## 3.16.2.5 OTP status register

OTP memory status information is found in this register

OTP\_ST Offset address: 04<sub>H</sub> AsyncReset value: OTP status register  $0000_{\text{H}}$ OTP\_ OTP\_ PRO PRO OTP\_ OTP\_ **RES** G\_BL PASS G\_FA **USED** IL OCK

| Field        | Bits | Туре | Description                                                                             |
|--------------|------|------|-----------------------------------------------------------------------------------------|
| OTP_USED     | 0    | rh   | OTP used                                                                                |
|              |      |      | Shows if OTP memory has been written by user or still holds factory defaults            |
|              |      |      | b0: OTP memory is not used: factory defaults                                            |
|              |      |      | b1: OTP memory is used: new custom values loaded                                        |
| OTP_PASS     | 1    | rh   | User OTP programming passed                                                             |
|              |      |      | Is set if USER OTP programming has passed without error                                 |
|              |      |      | b0: Not programmed or not passed                                                        |
|              |      |      | b1: Programming passed without error                                                    |
| OTP_PROG_BL  | 2    | rh   | User OTP programming blocked                                                            |
| OCK          |      |      | Signals if OTP programming has been attempted when voltage or temperature outside range |
|              |      |      | b0: Programming was not blocked                                                         |
|              |      |      | b1: Programming blocked                                                                 |
| OTP_PROG_FAI | 3    | rh   | OTP programming fail                                                                    |
| L            |      |      | If set, indicates that the programming of the OTP has failed                            |
|              |      |      | b0: No failure                                                                          |
|              |      |      | b1: Programming failed                                                                  |
| RES          | 15:4 | r    | Reserved                                                                                |
|              |      |      | A read always returns 0                                                                 |



## 3.16.2.6 ADC status register

ADC status register

| 13 | <br>13 | 12 |    | 10 | 3 | o | · · | 3  | -      | 3   | - | - | •                  |
|----|--------|----|----|----|---|---|-----|----|--------|-----|---|---|--------------------|
|    |        | RE | ES |    |   |   |     | AD | C_OD_\ | VAL |   |   | ADC_<br>OD_R<br>DY |
|    |        | r  |    |    |   |   |     |    | rh     |     |   |   | rh                 |

| Field      | Bits | Туре | Description                                                                     |
|------------|------|------|---------------------------------------------------------------------------------|
| ADC_OD_RDY | 0    | rh   | ADC on demand conversion result ready                                           |
|            |      |      | Indicates if ADC result for one of the extended conversions is ready to be read |
|            |      |      | b0: Not ready                                                                   |
|            |      |      | b1: Ready                                                                       |
| ADC_OD_VAL | 7:1  | rh   | ADC on demand result value                                                      |
|            |      |      | ADC result value for on demand conversions                                      |
| RES        | 15:8 | r    | Reserved                                                                        |
|            |      |      | A read always returns 0                                                         |



## 3.16.2.7 Charge pump status register

Charge pumps status

 $\begin{array}{ccc} \textbf{CP\_ST} & \textbf{Offset address:} & \textbf{06}_{\textbf{H}} \\ \textbf{Charge pump status register} & \textbf{AsyncReset value:} & \textbf{0000}_{\textbf{H}} \\ \end{array}$ 

| 15 | 14 | 13 | 12 | 11 | 10     | 9  | 8 | 7 | 6 | 5 | 4  | 3     | 2  | 1 | 0 |
|----|----|----|----|----|--------|----|---|---|---|---|----|-------|----|---|---|
| RE | S  |    |    | V  | CCLS_V | AL |   |   |   |   | VC | CHS_V | AL |   |   |
| r  |    |    |    |    | rh     |    |   |   |   |   |    | rh    |    |   |   |

| Field     | Bits  | Туре | Description                                                     |
|-----------|-------|------|-----------------------------------------------------------------|
| VCCHS_VAL | 6:0   | rh   | VCCHS ADC result reading value                                  |
|           |       |      | Holds the analog to digital conversions value for VCCHS voltage |
| VCCLS_VAL | 13:7  | rh   | VCCLS ADC result reading value                                  |
|           |       |      | Holds the analog to digital conversions value for VCCLS voltage |
| RES       | 15:14 | r    | Reserved                                                        |
|           |       |      | A read always returns 0                                         |



# 3.16.2.8 Device ID register

Device ID

**DEVICE\_ID**Offset address:07HDevice ID registerAsyncReset value:0011H

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3    | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|-----|------|---|---|---|
|    |    |    | RE | ES |    |   |   |   |   |   | DE\ | /_ID |   |   |   |

rh

| Field  | Bits | Туре | Description                                |
|--------|------|------|--------------------------------------------|
| DEV_ID | 7:0  | rh   | Device ID                                  |
|        |      |      | Device identifier for user version control |
| RES    | 15:8 | r    | Reserved                                   |
|        |      |      | A read always returns 0                    |



## 3.16.2.9 VDS sensors configuration register

Configures the VDS sensor of the device

**VDS\_SENSE\_CFG**VDS sensors configuration register

Offset address:

AsyncReset value:

3FFF<sub>H</sub>

| 15                   | 14                  | 13 | 12     | 11 | 10 | 9     | 8  | 7 | 6     | 5     | 4 | 3 | 2     | 1     | 0 |
|----------------------|---------------------|----|--------|----|----|-------|----|---|-------|-------|---|---|-------|-------|---|
| VDS_<br>SENS<br>E_EN | VDS_<br>FLT_<br>CFG | VD | S_FILT | ER | VD | S_BLA | NK |   | VDS_I | LS_TH |   |   | VDS_I | HS_TH |   |
| rw                   | rw                  |    | rw     |    |    | rw    |    |   | r     | w     |   |   | r     | w     |   |

| Field     | Bits | Туре | Description                                                                   |
|-----------|------|------|-------------------------------------------------------------------------------|
| VDS_HS_TH | 3:0  | rw   | VDS high-side comparator threshold                                            |
|           |      |      | Configures the threshold of the high-side comparators in the VDS sensor block |
|           |      |      | b0000: 0.1 V                                                                  |
|           |      |      | b0001: 0.15 V                                                                 |
|           |      |      | b0010: 0.2 V                                                                  |
|           |      |      | b0011: 0.25 V                                                                 |
|           |      |      | b0100: 0.3 V                                                                  |
|           |      |      | b0101: 0.35 V                                                                 |
|           |      |      | b0110: 0.4 V                                                                  |
|           |      |      | b0111: 0.45 V                                                                 |
|           |      |      | b1000: 0.5 V                                                                  |
|           |      |      | b1001: 0.55 V                                                                 |
|           |      |      | b1010: 0.6 V                                                                  |
|           |      |      | b1011: 0.65 V                                                                 |
|           |      |      | b1100: 0.8 V                                                                  |
|           |      |      | b1101: 1.0 V                                                                  |
|           |      |      | b1110: 1.5 V                                                                  |
|           |      |      | b1111: 2.0 V                                                                  |

88



## (continued)

| Field       | Bits  | Туре | Description                                                            |
|-------------|-------|------|------------------------------------------------------------------------|
| VDS_LS_TH   | 7:4   | rw   | VDS low-side comparator threshold                                      |
|             |       |      | Configures the threshold of the low-side comparators in the VDS sensor |
|             |       |      | block                                                                  |
|             |       |      | b0000: 0.1 V                                                           |
|             |       |      | b0001: 0.15 V                                                          |
|             |       |      | b0010: 0.2 V                                                           |
|             |       |      | b0011: 0.25 V                                                          |
|             |       |      | b0100: 0.3 V                                                           |
|             |       |      | b0101: 0.35 V                                                          |
|             |       |      | b0110: 0.4 V                                                           |
|             |       |      | b0111: 0.45 V                                                          |
|             |       |      | b1000: 0.5 V                                                           |
|             |       |      | b1001: 0.55 V                                                          |
|             |       |      | b1010: 0.6 V                                                           |
|             |       |      | b1011: 0.65 V                                                          |
|             |       |      | b1100: 0.8 V                                                           |
|             |       |      | b1101: 1.0 V                                                           |
|             |       |      | b1110: 1.5 V                                                           |
|             |       |      | b1111: 2.0 V                                                           |
| VDS_BLANK   | 10:8  | rw   | VDS sensor blanking time                                               |
| D3_DLANK    |       |      | Configures the VDS sensor blanking period during switching transitions |
|             |       |      | b000: 1.0 us                                                           |
|             |       |      | b001: 1.5 us                                                           |
|             |       |      | b010: 2.0 us                                                           |
|             |       |      | b011: 2.5 us                                                           |
|             |       |      | b100: 3.0 us                                                           |
|             |       |      | b101: 3.5 us                                                           |
|             |       |      | b110: 4.0 us                                                           |
|             |       |      | b111: 5.0 us                                                           |
| VDS_FILTER  | 13:11 | rw   | VDS sensor filter time                                                 |
|             |       |      | Configures the VDS sensor filter time                                  |
|             |       |      | b000: 1.0 us                                                           |
|             |       |      | b001: 1.5 us                                                           |
|             |       |      | b010: 2.0 us                                                           |
|             |       |      | b011: 2.5 us                                                           |
|             |       |      | b100: 3.0 us                                                           |
|             |       |      | b101: 3.5 us                                                           |
|             |       |      | b110: 4.0 us                                                           |
|             |       |      | b111: 5.0 us                                                           |
| VDS_FLT_CFG | 14    | rw   | VDS sensor fault configuration                                         |
|             |       |      | Defines the behavior of the device after a VDS fault has occurred      |
|             |       |      | b0: Register reporting only                                            |
|             |       |      | b1: Register reporting and nFAULT signal reporting                     |

#### 6EDL7151



#### 3 Functional description

## (continued)

| Field        | Bits | Туре | Description                                             |
|--------------|------|------|---------------------------------------------------------|
| VDS_SENSE_EN | 15   | rw   | VDS sensor enable                                       |
|              |      |      | Setting this bitfield will enable the VDS sensor module |
|              |      |      | b0: VDS sensor disabled                                 |
|              |      |      | b1: VDS sensor enabled                                  |



w

3 Functional description

## 3.16.2.10 Faults clear register

Clear different faults of the device

FAULTS\_CLR

Faults clear register

AsyncReset value:

00000<sub>H</sub>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RES

RES

CLR\_
FLTS

| Field     | Bits | Туре | Description                                                                                                    |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------|
| CLR_FLTS  | 0    | w    | Clear all faults                                                                                               |
|           |      |      | Setting this bitfield will clear all faults of the device excluding latched faults. A reading always returns 0 |
|           |      |      | b0: No action                                                                                                  |
|           |      |      | b1: Clear all fault status bits except latched ones                                                            |
| CLR_LATCH | 1    | w    | Clear all latched faults                                                                                       |
|           |      |      | Setting this bitfield will clear all (and only) latched faults in the device. A reading always returns 0       |
|           |      |      | b0: No action                                                                                                  |
|           |      |      | b1: Clear latched fault status bits                                                                            |
| RES       | 15:2 | r    | Reserved                                                                                                       |
|           |      |      | A read always returns 0                                                                                        |



## 3.16.2.11 Power supply configuration register

This register contains bitfields to configure and control power supplies of the device

**SUPPLY\_CFG** Offset address:  $11_{\rm H}$  Power supply configuration register AsyncReset value: F000 $_{\rm H}$ 

| 15                          | 14 13             | 12            | 11 10         | 9 | 8      | 7      | 6 | 5           | 4  | 3     | 2     | 1    | 0          |
|-----------------------------|-------------------|---------------|---------------|---|--------|--------|---|-------------|----|-------|-------|------|------------|
| CP_P<br>RECH<br>ARGE<br>_EN | DVDD_TON<br>DELAY | _ BK_F<br>REQ | DVDD_SET<br>T | Р | DVDD_S | SFTSTR | Г | DVDD_<br>CF |    | CS_RE | F_CFG | PVCC | _SETP<br>「 |
| rw                          | rw.               | rw.           | r\w           |   | r      | r\\/   |   | r           | Λ/ | r     | 34/   | r    | Λ/         |

| Field           | Bits | Туре | Description                                                                              |
|-----------------|------|------|------------------------------------------------------------------------------------------|
| PVCC_SETPT      | 1:0  | rw   | PVCC set point                                                                           |
|                 |      |      | Configures the target PVCC (gate driving voltage) voltage level                          |
|                 |      |      | b00: 12 V                                                                                |
|                 |      |      | b01: 15 V                                                                                |
|                 |      |      | b10: 10 V                                                                                |
|                 |      |      | b11:7 V                                                                                  |
| CS_REF_CFG      | 3:2  | rw   | Current sense reference configuration                                                    |
|                 |      |      | Selects the VREF voltage that is applied as offset in all three current sense amplifiers |
|                 |      |      | b00: 1/2 DVDD                                                                            |
|                 |      |      | b01: 5/12 DVDD                                                                           |
|                 |      |      | b10: 1/3 DVDD                                                                            |
|                 |      |      | b11: 1/4 DVDD                                                                            |
| DVDD_OCP_CF     | 5:4  | rw   | DVDD OCP threshold configuration                                                         |
| G               |      |      | DVDD OCP threshold selection                                                             |
|                 |      |      | b00: 450 mA                                                                              |
|                 |      |      | b01: 300 mA                                                                              |
|                 |      |      | b10: 150 mA                                                                              |
|                 |      |      | b11: 50 mA                                                                               |
| DVDD_SFTSTRT    | 9:6  | rw   | DVDD soft start configuration                                                            |
|                 |      |      | DVDD linear regulator soft start programming 100 us, stepping 100 us up to               |
|                 |      |      | 1.6 ms                                                                                   |
|                 |      |      | b0000: 100 us                                                                            |
|                 |      |      | b0001: 200 us                                                                            |
|                 |      |      |                                                                                          |
|                 |      |      | 100 us steps                                                                             |
|                 |      |      |                                                                                          |
| (table continue |      |      | b1111: 1.6 ms                                                                            |

#### 6EDL7151



#### 3 Functional description

## (continued)

| Field       | Bits  | Type | Description                                                                                                                            |
|-------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| DVDD_SETPT  | 11:10 | rw   | DVDD set point configuration                                                                                                           |
|             |       |      | Configures DVDD output voltage                                                                                                         |
|             |       |      | b0x: use VSENSE pin for analog programming                                                                                             |
|             |       |      | b10: DVDD = 3.3 V - digitally programmed                                                                                               |
|             |       |      | b11: DVDD = 5 V - digitally programmed                                                                                                 |
| BK_FREQ     | 12    | rw   | Buck converter switching frequency selection                                                                                           |
|             |       |      | Configures the switching frequency of the buck converter                                                                               |
|             |       |      | b0: Low frequency (500 kHz)                                                                                                            |
|             |       |      | b1: High frequency (1 MHz)                                                                                                             |
| DVDD_TON_DE | 14:13 | rw   | DVDD turn on delay configuration                                                                                                       |
| LAY         |       |      | The device will wait for the configured time before turning on the DVDD starting counting from VDDB UVLO during start-up of the device |
|             |       |      | b00: 200us                                                                                                                             |
|             |       |      | b01: 400us                                                                                                                             |
|             |       |      | b10: 600us                                                                                                                             |
|             |       |      | b11: 800 us                                                                                                                            |
| CP_PRECHARG | 15    | rw   | Charge pump precharge configuration                                                                                                    |
| E_EN        |       |      | Enables the precharge of the VCCLS charge pump during start-up                                                                         |
|             |       |      | b0: Precharge disabled                                                                                                                 |
|             |       |      | b1: Precharge enabled                                                                                                                  |



## 3.16.2.12 ADC configuration register

**Note**: The complete content of the register must be written at once (read-modify-write). Writing a single bitfield at a time will set all other bitfields to default.

Configuration of the ADC related functions

ADC\_CFG Offset address: 12<sub>H</sub>
ADC configuration register AsyncReset value: 0000<sub>H</sub>

| 13 | 14 | 13 | 12 | 11 | 10 | , | o | '             | U | 3     | 7 | 3                   | 2 | 1           | U                  |  |
|----|----|----|----|----|----|---|---|---------------|---|-------|---|---------------------|---|-------------|--------------------|--|
|    |    |    | RE | S  |    |   |   | ADC_F<br>FG_P |   | ADC_F |   | ADC_<br>EN_F<br>ILT |   | OD_IN<br>EL | ADC_<br>OD_R<br>EQ |  |
|    |    |    | r  |    |    |   |   | r۱            | V | rw    | , | w                   | r | w           | w                  |  |

| Field         | Bits | Туре | Description                                                                                                                                                                   |
|---------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC_OD_REQ    | 0    | w    | ADC on demand conversion request                                                                                                                                              |
|               |      |      | Setting this bitfield will inject an additional measurement in the standard sequence. This additional measurement is selected in ADC_IN_SEL bitfield. A read always returns 0 |
|               |      |      | b0: No action                                                                                                                                                                 |
|               |      |      | b1: Request the conversion of the signal selected in ADC_IN_SEL                                                                                                               |
| ADC_OD_INSEL  | 2:1  | rw   | ADC input selection for on demand conversions                                                                                                                                 |
|               |      |      | Configures the input to the ADC                                                                                                                                               |
|               |      |      | b00: IDIGITAL: device digital area current consumption                                                                                                                        |
|               |      |      | b01: DVDD                                                                                                                                                                     |
|               |      |      | b10: VDDB                                                                                                                                                                     |
|               |      |      | b11: Reserved                                                                                                                                                                 |
| ADC_EN_FILT   | 3    | w    | Enable filtering for on demand ADC measurement                                                                                                                                |
| (50_EN_1 )E1  |      |      | Enables the moving average filter for on demand ADC measurements. A read always returns 0                                                                                     |
|               |      |      | b0: No action                                                                                                                                                                 |
|               |      |      | b1: Enable filtering                                                                                                                                                          |
| ADC_FILT_CFG  | 5:4  | rw   | ADC generic filtering configuration                                                                                                                                           |
|               |      |      | Selects the moving average filter characteristic for ADC measurements except PVDD measurement                                                                                 |
|               |      |      | b00: 8 samples averaging filter                                                                                                                                               |
|               |      |      | b01: 16 samples averaging filter                                                                                                                                              |
|               |      |      | b10: 32 samples averaging filter                                                                                                                                              |
|               |      |      | b11: 64 samples averaging filter                                                                                                                                              |
| ADC_FILT_CFG_ | 7:6  | rw   | PVDD ADC measurement result filtering configuration                                                                                                                           |
| PVDD          |      |      | Selects the moving average filter characteristic for PVDD measurement                                                                                                         |
|               |      |      | b00: 32 samples                                                                                                                                                               |
|               |      |      | b01: 16 samples                                                                                                                                                               |
|               |      |      | b10: 8 samples                                                                                                                                                                |
|               |      |      | b11: 1 sample                                                                                                                                                                 |

#### 6EDL7151



#### 3 Functional description

## (continued)

| Field | Bits | Туре | Description             |
|-------|------|------|-------------------------|
| RES   | 15:8 | r    | Reserved                |
|       |      |      | A read always returns 0 |



# **3.16.2.13** PWM configuration register

PWM related configurations

PWM\_CFGOffset address:13HPWM configuration registerAsyncReset value:0000H

| _ | 13 | 47 | <br>12 |     | <br> |  |                    |                    |      |                           |     |       |    |
|---|----|----|--------|-----|------|--|--------------------|--------------------|------|---------------------------|-----|-------|----|
|   |    |    |        | RES |      |  | PWM<br>_REC<br>IRC | BRAKE <sub>.</sub> | _CFG | PWM<br>_FRE<br>EW_C<br>FG | PWN | и_моі | DE |
|   |    |    |        | r   |      |  | rw                 | rw                 |      | rw                        |     | rw    |    |

| Field       | Bits | Туре | Description                                                                                                                                                              |
|-------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM_MODE    | 2:0  | rw   | PWM commutation mode selection                                                                                                                                           |
|             |      |      | PWM mode selection                                                                                                                                                       |
|             |      |      | b000: 6PWM mode                                                                                                                                                          |
|             |      |      | b001: 3PWM mode                                                                                                                                                          |
|             |      |      | b010: 1PWM mode                                                                                                                                                          |
|             |      |      | b011: 1PWM with Hall sensors                                                                                                                                             |
|             |      |      | b100: b111: Reserved                                                                                                                                                     |
| PWM_FREEW_C | 3    | rw   | PWM freewheeling configuration                                                                                                                                           |
| FG          |      |      | Selects which rectification or freewheeling is desired (only for 1 PWM input modes)                                                                                      |
|             |      |      | b0: Active freewheeling                                                                                                                                                  |
|             |      |      | b1: Diode freewheeling                                                                                                                                                   |
| BRAKE_CFG   | 5:4  | rw   | Brake configuration                                                                                                                                                      |
|             |      |      | Brake scheme configuration                                                                                                                                               |
|             |      |      | b00: Low-side                                                                                                                                                            |
|             |      |      | b01: High-side                                                                                                                                                           |
|             |      |      | b10: High-Z (non-power)                                                                                                                                                  |
|             |      |      | b11: Brake toggle - alternates between low- and high-side braking on every braking event                                                                                 |
| PWM_RECIRC  | 6    | rw   | PWM recirculation selection (for PWM_MODE = b011 only)                                                                                                                   |
|             |      |      | Setting this bitfield will activate the alternating recirculation feature of the 1PWM with Hall sensors and alternating recirculation PWM mode. For PWM_MODE = b011 only |
|             |      |      | b0: Disable alternating recirculation mode                                                                                                                               |
|             |      |      | b1: Enable alternating recirculation mode                                                                                                                                |
| RES         | 15:7 | r    | Reserved                                                                                                                                                                 |
|             |      |      | A read always returns 0                                                                                                                                                  |



# 3.16.2.14 Sensor configuration register

Sensors configuration

SENSOR\_CFGOffset address:14HSensor configuration registerAsyncReset value:0001H

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 1                           | 6     | 5    | 4           | 3 | 2      | 1       | 0 |
|----|----|----|----|----|----|---|---|-----------------------------|-------|------|-------------|---|--------|---------|---|
|    |    |    | RE | ES |    |   |   | VDS_<br>OFF_<br>DIAG<br>_EN | CS_TM | 1ODE | OTS_<br>DIS | ŀ | IALL_D | EGLITCH | I |
|    |    |    | r  |    |    |   |   | rw                          | rw    | ı    | rw          |   | r      | w       |   |

| Field        | Bits | Туре | Description                                                                                         |
|--------------|------|------|-----------------------------------------------------------------------------------------------------|
| HALL_DEGLITC | 3:0  | rw   | Hall sensor deglitch                                                                                |
| Н            |      |      | Deglitch time configuration for Hall sensor inputs in steps of 640 ns                               |
|              |      |      | b0000: 0 ns                                                                                         |
|              |      |      | b0001: 640 ns                                                                                       |
|              |      |      | in steps of 640 ns                                                                                  |
|              |      |      | b1111: 9600 ns                                                                                      |
| OTS_DIS      | 4    | rw   | Overtemperature shutdown disable                                                                    |
|              |      |      | This bitfield allows to disable the shutdown feature due to overtemperature in the device           |
|              |      |      | b0: Enable shutdown protection                                                                      |
|              |      |      | b1: Disable shutdown protection                                                                     |
| CS_TMODE     | 6:5  | rw   | Current sense amplifier timing mode                                                                 |
|              |      |      | Configures how the current sense amplifier operates regarding the timing related to the PWM signals |
|              |      |      | b00: Current sense amplifier outputs are active when GLx signal is high                             |
|              |      |      | b01: Current sense amplifier outputs are active when GHx signal is low                              |
|              |      |      | b1x: Current sense amplifier outputs are always active                                              |
| VDS_OFF_DIAG | 7    | rw   | VDS OFF state diagnostics enable                                                                    |
| _EN          |      |      | Controls the activation of the OFF state diagnostics mode of the VDS sensor                         |
|              |      |      | b0: Disable OFF state diagnostics mode                                                              |
|              |      |      | b1: Enable OFF state diagnostics mode                                                               |
| RES          | 15:8 | r    | Reserved                                                                                            |
|              |      |      | A read always returns 0                                                                             |



## 3.16.2.15 Watchdog configuration register

Watchdog configurations

**WD\_CFG** Offset address:  $15_{\rm H}$  Watchdog configuration register AsyncReset value:  $0000_{\rm H}$ 

| 15  | 14 | 13 | 12 | 11 | 10    | 9     | 8 | 7 | 6 | 5 | 4                 | 3 | 2       | 1  | 0         |
|-----|----|----|----|----|-------|-------|---|---|---|---|-------------------|---|---------|----|-----------|
| RES |    |    |    |    | WD_TI | MER_T |   |   |   |   | WD_F<br>LTCF<br>G | W | /D_INSI | EL | WD_<br>EN |
| r   |    |    |    |    | r     | w     |   |   |   |   | rw                |   | rw      |    | rw        |

| Field      | Bits | Туре           | Description                                                                                                                                                                                                                           |
|------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD_EN      | 0    | rw             | Watchdog enable                                                                                                                                                                                                                       |
|            |      |                | Watchdog timer enable                                                                                                                                                                                                                 |
|            |      |                | b0: Watchdog timer is disabled                                                                                                                                                                                                        |
|            |      |                | b1: Watchdog timer is enabled                                                                                                                                                                                                         |
| WD_INSEL   | 3:1  | rw             | Watchdog input selection                                                                                                                                                                                                              |
|            |      |                | Selects the input to the watchdog timer                                                                                                                                                                                               |
|            |      |                | b000: EN_DRV pin (measure input signal frequency)                                                                                                                                                                                     |
|            |      |                | b001: Reserved                                                                                                                                                                                                                        |
|            |      |                | b010: DVDD (linear regulator)                                                                                                                                                                                                         |
|            |      |                | b011: VCCLS and VCCHS (charge pumps)                                                                                                                                                                                                  |
|            |      |                | b100: Status register read                                                                                                                                                                                                            |
|            |      |                | b101: Reserved                                                                                                                                                                                                                        |
|            |      |                | b110: Reserved                                                                                                                                                                                                                        |
|            |      | b111: Reserved |                                                                                                                                                                                                                                       |
| WD_FLTCFG  | 4    | rw             | Watchdog fault configuration                                                                                                                                                                                                          |
|            |      |                | Controls the reaction to a watchdog fault event                                                                                                                                                                                       |
|            |      |                | b00: Report to status register only                                                                                                                                                                                                   |
|            |      |                | b01: Report to status register and pull down the nFAULT pin                                                                                                                                                                           |
| WD_TIMER_T | 14:5 | rw             | Watchdog timer period value                                                                                                                                                                                                           |
|            |      |                | Configures the period of the watchdog timer. After this time is elapsed with no re-start of the timer by the watchdog input, a watchdog fault is triggered. In 100 us steps. Not applicable for VDDB (buck) and EN_DRV watchdog input |
|            |      |                | b000000000: 100 us                                                                                                                                                                                                                    |
|            |      |                | b000000001: 200 us                                                                                                                                                                                                                    |
|            |      |                |                                                                                                                                                                                                                                       |
|            |      |                | b111111111: 102.4 ms                                                                                                                                                                                                                  |
| RES        | 15   | r              | Reserved                                                                                                                                                                                                                              |
|            |      |                | A read always returns 0                                                                                                                                                                                                               |



## 3.16.2.16 Watchdog configuration register 2

Watchdog configurations register extension

**WD\_CFG2** Offset address: 16<sub>H</sub> Watchdog configuration register 2 AsyncReset value: 0000<sub>H</sub>

| _ | 15 | 14  | 13 | 12                | 11 | 10     | 9         |                     | 7   | 6     | 5                  | 4    |       | 2             | 1                   | 0                |
|---|----|-----|----|-------------------|----|--------|-----------|---------------------|-----|-------|--------------------|------|-------|---------------|---------------------|------------------|
|   | F  | RES |    | WD_<br>BK_D<br>IS | WD | _RLOCK | <b>_T</b> | WD_<br>RLOC<br>K_EN | WD_ | DVDD_ | RSTRT <sub>.</sub> | _DLY | WD_D' | VDD_R<br>_ATT | WD_<br>EN_L<br>ATCH | WD_<br>BRAK<br>E |
|   |    | r   |    | rw                |    | rw     |           | rw                  |     | r۱    | V                  |      | r     | w             | rw                  | rw               |

| Field       | Bits | Туре | Description                                                                                                                                     |
|-------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| WD_BRAKE    | 0    | rw   | Brake on watchdog timer overflow                                                                                                                |
|             |      |      | Provides the option to configure a braking event when the watchdog overflow occurs                                                              |
|             |      |      | b0: Normal reaction to fault                                                                                                                    |
|             |      |      | b1: Brake on watchdog fault (automatically latched). The braking mode is configured in PWM_CFG register. Status register is updated accordingly |
| WD_EN_LATCH | 1    | rw   | Enable latching of the watchdog fault                                                                                                           |
|             |      |      | Enable latching of the watchdog fault                                                                                                           |
|             |      |      | b0: Fault not latched                                                                                                                           |
|             |      |      | b1: Fault latched                                                                                                                               |
| WD_DVDD_RST | 3:2  | rw   | Restart delay for DVDD                                                                                                                          |
| RT_ATT      |      |      | Number of restart attempts for DVDD WD                                                                                                          |
|             |      |      | b00: 0 attempts                                                                                                                                 |
|             |      |      | b01: 1 attempt                                                                                                                                  |
|             |      |      | b10: 2 attempts                                                                                                                                 |
|             |      |      | b11: 3 attempts                                                                                                                                 |
| WD_DVDD_RST | 7:4  | rw   | DVDD restart delay                                                                                                                              |
| RT_DLY      |      |      | Time after WD trigger signal until restart is attempted again for DVDD. In steps of 0.5 ms                                                      |
|             |      |      | b0000: 0.5 ms                                                                                                                                   |
|             |      |      | b0001: 1 ms                                                                                                                                     |
|             |      |      |                                                                                                                                                 |
|             |      |      | b1110: 7.5 ms                                                                                                                                   |
|             |      |      | b1111: 8 ms                                                                                                                                     |
| WD_RLOCK_EN | 8    | rw   | Enable rotor locked detection                                                                                                                   |
|             |      |      | Enable rotor lock dedicated watchdog timer input                                                                                                |
|             |      |      | b0: Disabled                                                                                                                                    |
|             |      |      | b1: Enabled                                                                                                                                     |

#### 6EDL7151



#### 3 Functional description

## (continued)

| Field      | Bits  | Туре | Description                                                   |
|------------|-------|------|---------------------------------------------------------------|
| WD_RLOCK_T | 11:9  | rw   | Rotor locked watchdog timeout                                 |
|            |       |      | Watchdog timer period value (overflow value). In steps of 1 s |
|            |       |      | b000: 1 s                                                     |
|            |       |      | b001: 2 s                                                     |
|            |       |      |                                                               |
|            |       |      | b111:8 s                                                      |
| WD_BK_DIS  | 12    | rw   | Buck watchdog disable                                         |
|            |       |      | Buck watchdog (start-up) disable                              |
|            |       |      | b0: Buck watchdog enabled                                     |
|            |       |      | b1: Buck watchdog disabled                                    |
| RES        | 15:13 | r    | Reserved                                                      |
|            |       |      | A read always returns 0                                       |



## 3.16.2.17 Gate driver current control register

Gate driver current settings for slew rate control

IDRIVE\_CFG Offset address: 17<sub>H</sub>

Gate driver current control register AsyncReset value: BBBB<sub>H</sub>

 15
 14
 13
 12
 11
 10
 9
 8
 7
 6
 5
 4
 3
 2
 1
 0

 ILS\_SINK
 IHS\_SINK
 IHS\_SRC

 rw
 rw
 rw
 rw
 rw

| Field    | Bits  | Туре | Description                                                                        |
|----------|-------|------|------------------------------------------------------------------------------------|
| IHS_SRC  | 3:0   | rw   | High-side source current                                                           |
|          |       |      | High-side gate driver rise or pull-up gate current applied during period TDRIVE2   |
|          |       |      | b0000: 10 mA                                                                       |
|          |       |      | b0001: 20 mA                                                                       |
|          |       |      | b0010: 30 mA                                                                       |
|          |       |      | b0011: 40 mA                                                                       |
|          |       |      | b0100: 50 mA                                                                       |
|          |       |      | b0101: 60 mA                                                                       |
|          |       |      | b0110: 80 mA                                                                       |
|          |       |      | b0111: 100 mA                                                                      |
|          |       |      | b1000: 125 mA                                                                      |
|          |       |      | b1001: 150 mA                                                                      |
|          |       |      | b1010: 175 mA                                                                      |
|          |       |      | b1011: 200 mA                                                                      |
|          |       |      | b1100: 250 mA                                                                      |
|          |       |      | b1101: 300 mA                                                                      |
|          |       |      | b1110: 400 mA                                                                      |
|          |       |      | b1111: 500 mA                                                                      |
| IHS_SINK | 7:4   | rw   | High-side sink current                                                             |
|          |       |      | High-side gate driver fall or pull-down gate current applied during period TDRIVE4 |
|          |       |      | Same coding as IHS_SRC                                                             |
| ILS_SRC  | 11:8  | rw   | Low-side source current                                                            |
|          |       |      | Low-side gate driver rise or pull-up gate current applied during period TDRIVE2    |
|          |       |      | Same coding as IHS_SRC                                                             |
| ILS_SINK | 15:12 | rw   | Low-side sink current                                                              |
| L3_3  V  |       |      | Low-side gate driver fall or pull-down gate current applied during period TDRIVE4  |
|          |       |      | ame coding as IHS_SRC                                                              |



## 3.16.2.18 Gate driver precharge current control register

Gate driver precharge current settings for slew rate control

IDRIVE\_PRE\_CFG

Gate driver precharge current control register

AsyncReset value:

00BB<sub>H</sub>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| 13 | <br>15 | 12 | <br>10              |                           |                           | <br>  |       | 7 | <br>  | -     |  |
|----|--------|----|---------------------|---------------------------|---------------------------|-------|-------|---|-------|-------|--|
|    | RES    |    | I_CLA<br>MP_<br>DIS | I_PR<br>E_SN<br>K_DI<br>S | I_PR<br>E_SR<br>C_DI<br>S | I_PRE | _SINK |   | I_PRI | E_SRC |  |
|    | r      |    | rw                  | rw                        | rw                        | r     | w     |   | r     | w     |  |

| Field         | Bits | Туре | Description                                                                                                                       |
|---------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| I_PRE_SRC     | 3:0  | rw   | Precharge source current setting (TDRIVE1)                                                                                        |
|               |      |      | Rise or pull-up gate current applied during precharge phase (TDRIVE1)                                                             |
|               |      |      | b0000: 10 mA                                                                                                                      |
|               |      |      | b0001: 20 mA                                                                                                                      |
|               |      |      | b0010: 30 mA                                                                                                                      |
|               |      |      | b0011: 40 mA                                                                                                                      |
|               |      |      | b0100: 50 mA                                                                                                                      |
|               |      |      | b0101: 60 mA                                                                                                                      |
|               |      |      | b0110: 80 mA                                                                                                                      |
|               |      |      | b0111: 100 mA                                                                                                                     |
|               |      |      | b1000: 125 mA                                                                                                                     |
|               |      |      | b1001: 150 mA                                                                                                                     |
|               |      |      | b1010: 175 mA                                                                                                                     |
|               |      |      | b1011: 200 mA                                                                                                                     |
|               |      |      | b1100: 250 mA                                                                                                                     |
|               |      |      | b1101: 300 mA                                                                                                                     |
|               |      |      | b1110: 400 mA                                                                                                                     |
|               |      |      | b1111: 500 mA                                                                                                                     |
| I_PRE_SINK    | 7:4  | rw   | Precharge sink current setting (TDRIVE3)                                                                                          |
|               |      |      | Fall or pull-down current during precharge phase (TDRIVE3)                                                                        |
|               |      |      | Same coding as I_PRE_SRC                                                                                                          |
| I_PRE_SRC_DIS | 8    | rw   | Gate driver precharge mode disable for sourcing                                                                                   |
|               |      |      | Enables extra precharge current configurations for source condition. In case of disabled, 1.5 A are applied during TDRIVE1 period |
|               |      |      | b0: Precharge sourcing current enabled. Value selected I_PRE_SRC is applied during TDRIVE1 period                                 |
|               |      |      | b1: Precharge mode disabled. 1.5 A applied during TDRIVE1 period                                                                  |

#### 6EDL7151



#### 3 Functional description

## (continued)

| Field          | Bits  | Туре | Description                                                                                                                         |  |  |  |  |  |
|----------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| I_PRE_SNK_DI   | 9     | rw   | Gate driver precharge mode disable for sinking                                                                                      |  |  |  |  |  |
| S              |       |      | Enables extra precharge current configurations for sinking condition. In case of disabled, 1.5 A are applied during TDRIVE3 period  |  |  |  |  |  |
|                |       |      | b0: Precharge current enabled. Value selected in I_PRE_SINK is applied during TDRIVE3 period                                        |  |  |  |  |  |
|                |       |      | b1: Precharge mode disabled. 1.5 A applied during TDRIVE3 period                                                                    |  |  |  |  |  |
| I_CLAMP_DIS 10 |       | rw   | Gate driver clamp function disable                                                                                                  |  |  |  |  |  |
|                |       |      | Disables the gate clamp feature that applies maximum current setting during complementary switch turn on period (TDRIVE1 + TDRIVE2) |  |  |  |  |  |
|                |       |      | b0: Gate clamp feature enabled                                                                                                      |  |  |  |  |  |
|                |       |      | b1: Gate clamp feature disabled                                                                                                     |  |  |  |  |  |
| RES            | 15:11 | r    | Reserved                                                                                                                            |  |  |  |  |  |
|                |       |      | A read always returns 0                                                                                                             |  |  |  |  |  |



## 3.16.2.19 TDRIVE source control register

TDRIVE1 and TDRIVE2 configuration registers for gate driver sourcing mode

**TDRIVE\_SRC\_CFG**Offset address: 19<sub>H</sub>

TDRIVE source control register

AsyncReset value: FF00<sub>H</sub>

TDRIVE2 TDRIVE1

v rv

| Field   | Bits | Туре | Description                                                             |
|---------|------|------|-------------------------------------------------------------------------|
| TDRIVE1 | 7:0  | rw   | TDRIVE1 timing                                                          |
|         |      |      | TDRIVE1 value for high- and low-side. First turn on or precharge period |
|         |      |      | b00000000: 0 ns                                                         |
|         |      |      | b00000001: 50 ns (values between 0 ns and 50 ns not allowed)            |
|         |      |      | 10 ns steps                                                             |
|         |      |      | b11111111: 2590 ns                                                      |
| TDRIVE2 | 15:8 | rw   | TDRIVE2 timing                                                          |
|         |      |      | TDRIVE2 value for high- and low-side                                    |
|         |      |      | b00000000: 0 ns                                                         |
|         |      |      | b00000001: 10 ns                                                        |
|         |      |      | 10 ns steps                                                             |
|         |      |      | b11111111: 2550 ns                                                      |



## 3.16.2.20 TDRIVE sink control register

TDRIVE3 and TDRIVE4 configuration registers for gate driver sinking mode

**TDRIVE\_SINK\_CFG**Offset address: 1A<sub>H</sub>

TDRIVE sink control register

AsyncReset value: FF00<sub>H</sub>

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

TDRIVE4

TDRIVE3

rw

| Field   | Bits | Туре | Description                                                                  |
|---------|------|------|------------------------------------------------------------------------------|
| TDRIVE3 | 7:0  | rw   | TDRIVE3 timing                                                               |
|         |      |      | TDRIVE3 value for high- and low-side. First turn off or pre-discharge period |
|         |      |      | b00000000: 0 ns                                                              |
|         |      |      | b00000001: 50 ns (values between 0 ns and 50 ns not allowed)                 |
|         |      |      | 10 ns steps                                                                  |
|         |      |      | b11111111: 2590 ns                                                           |
| TDRIVE4 | 15:8 | rw   | TDRIVE4 timing                                                               |
|         |      |      | TDRIVE4 value for high- and low-side                                         |
|         |      |      | b00000000: 0 ns                                                              |
|         |      |      | b00000001: 10 ns                                                             |
|         |      |      | 10 ns steps                                                                  |
|         |      |      | b1111111: 2550 ns                                                            |



## 3.16.2.21 Dead time register

Dead time configurations

**DT\_CFG** Offset address:  $1B_H$  Dead time register AsyncReset value:  $3131_H$ 

DT\_FALL DT\_RISE

rw

| Field   | Bits | Туре | Description                                       |
|---------|------|------|---------------------------------------------------|
| DT_RISE | 7:0  | rw   | Dead time rise (of phase node voltage)            |
|         |      |      | Dead time rise (of phase node voltage) value      |
|         |      |      | b00000000: 120 ns                                 |
|         |      |      | b00000001: 200 ns                                 |
|         |      |      | In steps of 80 ns                                 |
|         |      |      |                                                   |
|         |      |      | b00110001: 4040 ns                                |
|         |      |      |                                                   |
|         |      |      | b10010101: 12040 ns                               |
|         |      |      | b10010110: b11111111: Unused (defaults to 120 ns) |
| DT_FALL | 15:8 | rw   | Dead time fall (of phase node voltage)            |
|         |      |      | Dead time fall (of phase node voltage) value      |
|         |      |      | b00000000: 120 ns                                 |
|         |      |      | b00000001: 200 ns                                 |
|         |      |      | In steps of 80 ns                                 |
|         |      |      |                                                   |
|         |      |      | b00110001: 4040 ns                                |
|         |      |      |                                                   |
|         |      |      | b10010101: 12040 ns                               |
|         |      |      | b10010110: b11111111: Unused (defaults to 120 ns) |



# **3.16.2.22** Charge pump configuration register

Charge pump related controls

| CP_CF<br>Charge | <b>G</b><br>pump o | configu | ration re | egister |    |     |   |   |   |   | fset add<br>cReset v |   |                           |      | 1C <sub>H</sub><br>0000 <sub>H</sub> |
|-----------------|--------------------|---------|-----------|---------|----|-----|---|---|---|---|----------------------|---|---------------------------|------|--------------------------------------|
| 15              | 14                 | 13      | 12        | 11      | 10 | 9   | 8 | 7 | 6 | 5 | 4                    | 3 | 2                         | 1    | 0                                    |
|                 |                    |         |           |         |    | RES |   |   |   |   |                      |   | CP_C<br>LK_S<br>S_DI<br>S | CP_0 | CLK_CF<br>G                          |
|                 |                    |         |           |         |    | r   |   |   |   |   |                      |   | rw                        |      | rw                                   |

| Field        | Bits | Туре | Description                               |
|--------------|------|------|-------------------------------------------|
| CP_CLK_CFG   | 1:0  | rw   | Charge pump clock frequency configuration |
|              |      |      | Charge pump clock frequency configuration |
|              |      |      | b00: 781.25 kHz                           |
|              |      |      | b01: 390.625 kHz                          |
|              |      |      | b10: 195.3125 kHz                         |
|              |      |      | b11: 1.5625 MHz                           |
| CP_CLK_SS_DI | 2    | rw   | Charge pump clock spread spectrum disable |
| S            |      |      | Charge pump clock spread spectrum disable |
|              |      |      | b0: Spread spectrum is enabled            |
|              |      |      | b1: Spread spectrum disabled              |
| RES          | 15:3 | r    | Reserved                                  |
|              |      |      | A read always returns 0                   |



## 3.16.2.23 Current sense amplifier configuration register

Current sense amplifier configurations

**CSAMP\_CFG**Offset address: 1D<sub>H</sub>
Current sense amplifier configuration register
AsyncReset value: 2028<sub>H</sub>

| 15    | 14         | 13    | 12          | 11                  | 10 | 9    | 8    | 7 | 6 | 5     | 4 | 3                   | 2 | 1       | 0 |
|-------|------------|-------|-------------|---------------------|----|------|------|---|---|-------|---|---------------------|---|---------|---|
| CS_OC | PFLT_<br>G | CS_OC | P_DE<br>ICH | CS_E<br>N_DC<br>CAL |    | CS_B | LANK |   |   | CS_EN |   | CS_G<br>AIN_<br>ANA | ( | CS_GAIN |   |
| rv    | v          | rv    | W           | rw                  |    | r    | w    |   |   | rw    |   | rw                  |   | rw      |   |

| Field       | Bits | Туре | Description                                                               |
|-------------|------|------|---------------------------------------------------------------------------|
| CS_GAIN     | 2:0  | rw   | Gain of current sense amplifiers                                          |
|             |      |      | Selects the gain of the current sense amplifier when digitally programmed |
|             |      |      | b000: 4 V/V                                                               |
|             |      |      | b001: 8 V/V                                                               |
|             |      |      | b010: 12 V/V                                                              |
|             |      |      | b011: 16 V/V                                                              |
|             |      |      | b100: 20 V/V                                                              |
|             |      |      | b101: 24 V/V                                                              |
|             |      |      | b110: 32 V/V                                                              |
|             |      |      | b111: 64 V/V                                                              |
| CS_GAIN_ANA | 3    | rw   | Current sense amplifier gain analog programming enable                    |
|             |      |      | Current sense amplifier gain analog programming enable                    |
|             |      |      | b0: Gain is selected via register configuration (CS_GAIN bitfield)        |
|             |      |      | b1: Gain is defined by CS_GAIN pin resistor                               |
| CS_EN       | 6:4  | rw   | Enable of each current sense amplifier                                    |
|             |      |      | Enable of each current sense amplifier                                    |
|             |      |      | bit 0: phase A                                                            |
|             |      |      | bit 1: phase B                                                            |
|             |      |      | bit 2: phase C                                                            |
|             |      |      | b0: Amplifier disabled                                                    |
|             |      |      | b1: Amplifier enabled                                                     |

### 6EDL7151



### 3 Functional description

### (continued)

| Field        | Bits  | Туре | Description                                                                                                                                                        |
|--------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS_BLANK     | 10:7  | rw   | Current sense amplifier blanking time                                                                                                                              |
|              |       |      | Current sense amplifier blanking time                                                                                                                              |
|              |       |      | b0000: 0 ns                                                                                                                                                        |
|              |       |      | b0001: 50 ns                                                                                                                                                       |
|              |       |      | b0010: 100 ns                                                                                                                                                      |
|              |       |      | b0011: 200 ns                                                                                                                                                      |
|              |       |      | b0100: 300 ns                                                                                                                                                      |
|              |       |      | b0101: 400 ns                                                                                                                                                      |
|              |       |      | b0110: 500 ns                                                                                                                                                      |
|              |       |      | b0111: 600 ns                                                                                                                                                      |
|              |       |      | b1000: 700 ns                                                                                                                                                      |
|              |       |      | b1001: 800 ns                                                                                                                                                      |
|              |       |      | b1010: 900 ns                                                                                                                                                      |
|              |       |      | b1011: 1 us                                                                                                                                                        |
|              |       |      | b1100: 2 us                                                                                                                                                        |
|              |       |      | b1101: 4 us                                                                                                                                                        |
|              |       |      | b1110: 6 us                                                                                                                                                        |
|              |       |      | b1111: 8 us                                                                                                                                                        |
| CS_EN_DCCAL  | 11    | rw   | DC calibration of current sense amplifier                                                                                                                          |
|              |       |      | DC calibration of current sense amplifier                                                                                                                          |
|              |       |      | b0: No calibration is executed                                                                                                                                     |
|              |       |      | b1: DC calibration mode executed, all power stages in high-Z (powered but not driving)                                                                             |
| CS_OCP_DEGLI | 13:12 | rw   | Current sense amplifier OCP deglitch                                                                                                                               |
| TCH          |       |      | OCP deglitch timing configuration of the OCP on current sense amplifiers - deglitch disabled if CS_TRUNC_DIS = b0 (PWM truncation disabled in register CSAMP_CFG2) |
|              |       |      | b00: 0 us                                                                                                                                                          |
|              |       |      | b01: 2 us                                                                                                                                                          |
|              |       |      | b10: 4 us                                                                                                                                                          |
|              |       |      | b11: 8 us                                                                                                                                                          |
| CS_OCPFLT_CF | 15:14 | rw   | Current sense amplifier OCP fault trigger configuration                                                                                                            |
| G            |       |      | OCP fault trigger configuration                                                                                                                                    |
|              |       |      | b00: Count 8 OCP events                                                                                                                                            |
|              |       |      | b01: Count 16 OCP events                                                                                                                                           |
|              |       |      | b10: Trigger on all OCP events                                                                                                                                     |
|              |       |      | b11: No fault trigger (PWM truncation continues as defined in bitfield CS_TRUNC_DIS in register CSAMP_CFG2)                                                        |



3 Functional description

### 3.16.2.24 Current sense amplifier configuration register 2

Current sense amplifier configurations extension register

CSAMP\_CFG2 Offset address: 1E<sub>H</sub>
Current sense amplifier configuration register 2 AsyncReset value: 0833<sub>H</sub>

| 15    | 14   | 13                         | 12  | . 11                     | 10                   | 9           | 8                    | <br>ь  | 5     | 4 | 3 | 2      | 1      |  |
|-------|------|----------------------------|-----|--------------------------|----------------------|-------------|----------------------|--------|-------|---|---|--------|--------|--|
| CS_AZ | _CFG | CS_N<br>EG_O<br>CP_D<br>IS | RES | CS_T<br>RUN<br>C_DI<br>S | CS_O<br>CP_B<br>RAKE | CS_M<br>ODE | CS_O<br>CP_L<br>ATCH | CS_OCP | _NTHR |   |   | CS_OCI | P_PTHR |  |
| rw    | 1    | rw                         | r   | rw                       | rw                   | rw          | rw                   | rv     | v     |   |   | r      | w      |  |

| Field       | Bits | Туре | Description                                         |
|-------------|------|------|-----------------------------------------------------|
| CS_OCP_PTHR | 3:0  | rw   | Current sense amplifier OCP positive thresholds     |
|             |      |      | Configures the threshold level for the positive OCP |
|             |      |      | b0000: 300 mV                                       |
|             |      |      | b0001: 250 mV                                       |
|             |      |      | b0010: 225 mV                                       |
|             |      |      | b0011: 200 mV                                       |
|             |      |      | b0100: 175 mV                                       |
|             |      |      | b0101: 150 mV                                       |
|             |      |      | b0110: 125 mV                                       |
|             |      |      | b0111: 100 mV                                       |
|             |      |      | b1000: 90 mV                                        |
|             |      |      | b1001: 80 mV                                        |
|             |      |      | b1010: 70 mV                                        |
|             |      |      | b1011: 60 mV                                        |
|             |      |      | b1100: 50 mV                                        |
|             |      |      | b1101: 40 mV                                        |
|             |      |      | b1110: 30 mV                                        |
|             |      |      | b1111: 20 mV                                        |

### 6EDL7151



3 Functional description

### (continued)

| Field            | Bits | Type | Description                                                                |
|------------------|------|------|----------------------------------------------------------------------------|
| CS_OCP_NTHR      | 7:4  | rw   | Current sense amplifier OCP negative thresholds                            |
|                  |      |      | Configures the threshold level for the negative OCP                        |
|                  |      |      | b0000: -300 mA                                                             |
|                  |      |      | b0001: -250 mA                                                             |
|                  |      |      | b0010: -225 mA                                                             |
|                  |      |      | b0011: -200 mV                                                             |
|                  |      |      | b0100: -175 mA                                                             |
|                  |      |      | b0101: -150 mA                                                             |
|                  |      |      | b0110: -125 mA                                                             |
|                  |      |      | b0111: -100 mA                                                             |
|                  |      |      | b1000: -90 mA                                                              |
|                  |      |      | b1001: -80 mA                                                              |
|                  |      |      | b1010: -70 mA                                                              |
|                  |      |      | b1011: -60 mA                                                              |
|                  |      |      | b1100: -50 mA                                                              |
|                  |      |      | b1101: -40 mA                                                              |
|                  |      |      | b1110: -30 mA                                                              |
|                  |      |      | b1111: -20 mA                                                              |
| CS_OCP_LATC      | 8    | rw   | OCP latch choice                                                           |
| Н                |      |      | OCP fault can be selected with this bitfield to be a latched               |
|                  |      |      | b0: Unlatched                                                              |
|                  |      |      | b1: Latched                                                                |
| CS_MODE          | 9    | rw   | Current sense amplifier sensing mode                                       |
|                  |      |      | Select between shunt resistor and RDSON sensing modes                      |
|                  |      |      | b0: Shunt resistor sensing                                                 |
|                  |      |      | b1: RDSON sensing - CS_TMODE forced to be GL ON only                       |
| CS_OCP_BRAK      | 10   | rw   | Current sense amplifier brake on OCP configuration                         |
| E                |      |      | Brake on OCP                                                               |
|                  |      |      | b0: No braking upon OCP fault                                              |
|                  |      |      | b1: Brake on OCP fault (fault set to latched). The braking mode is         |
|                  |      |      | configured in PWM_CFG register                                             |
| $CS\_TRUNC\_DIS$ | 11   | rw   | PWM truncation disable                                                     |
|                  |      |      | Disables the PWM truncation when an OCP occurs. This does not affect fault |
|                  |      |      | triggering                                                                 |
|                  |      |      | b0: PWM truncation enabled                                                 |
|                  |      |      | b1: PWM truncation disabled                                                |
| RES              | 12   | r    | Reserved                                                                   |
|                  |      |      | A read always returns 0                                                    |

### 6EDL7151



### 3 Functional description

### (continued)

| Field       | Bits  | Туре | Description                                                                                                                         |  |  |  |  |  |
|-------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CS_NEG_OCP_ | 13    | rw   | Current sense negative OCP disable                                                                                                  |  |  |  |  |  |
| DIS         |       |      | Disables the negative Over Current Protection in the current sense amplifiers including both the PWM truncation and fault reporting |  |  |  |  |  |
|             |       |      | b0: Negative OCP fault is enabled                                                                                                   |  |  |  |  |  |
|             |       |      | b1: Negative OCP fault is disabled                                                                                                  |  |  |  |  |  |
| CS_AZ_CFG   | 15:14 | rw   | Current sense auto-zero configuration                                                                                               |  |  |  |  |  |
|             |       |      | Configures the auto-zero feature                                                                                                    |  |  |  |  |  |
|             |       |      | b00: Auto-zero enabled with internal synchronization                                                                                |  |  |  |  |  |
|             |       |      | b01: Auto-zero disabled                                                                                                             |  |  |  |  |  |
|             |       |      | b10: Auto-zero enabled with external synchronization                                                                                |  |  |  |  |  |
|             |       |      | b11: Auto-zero enabled with external synchronization and charge pump clock gating                                                   |  |  |  |  |  |

112



3 Functional description

### 3.16.2.25 OTP program register

OTP program command and user ID

OTP\_PROGOffset address:1FHOTP program registerAsyncReset value:0000H

| 15 | 14 | 13 | 12 | 11 | 10  | 9 | 8 | 7 | 6 | 5 | 4 | 3   | 2    | 1 | 0                |
|----|----|----|----|----|-----|---|---|---|---|---|---|-----|------|---|------------------|
|    |    |    |    |    | RES |   |   |   |   |   |   | USE | R_ID |   | OTP_<br>PRO<br>G |
|    |    |    |    |    | r   |   |   |   |   |   |   | r   | w    |   | w                |

Field **Bits** Type **Description** OTP\_PROG **Program OTP** 0 W Setting this bitfield starts programming the OTP USER\_ID 4:1 rw Space for user to enter an ID into OTP for version control RES 15:5 r Reserved A read always returns 0

113

4 Electrical characteristics

### 4 Electrical characteristics

All voltages are referred to ground (PGND for buck converter, charge pumps and gate driver related parameters, and DGND for the rest) unless otherwise specified. The voltage levels are valid if other ratings are not violated. Figure 51 illustrates the definition for the voltage and current parameters used in this datasheet.



Figure 51 Voltage and current definitions

### 4.1 Absolute maximum ratings

**Note**: Absolute maximum ratings are intended in the temperature range  $T_J = -40$ °C to  $T_J = 150$ °C, unless otherwise specified.

speemea

**Note**: Stresses above the values listed below may cause permanent damage to the device. Exposure to absolute maximum rating conditions for given periods may affect device reliability. Maximum ratings are absolute

ratings; exceeding anyone of these values may cause irreversible damage to the device.

**Note**: Absolute maximum ratings are not subject to production test, specified by design.

Table 17 Absolute maximum rating

| Parameter                                    | Symbol                       |      | Values |      | Unit | Note or condition        |
|----------------------------------------------|------------------------------|------|--------|------|------|--------------------------|
|                                              |                              | Min. | Тур.   | Мах. |      |                          |
| Supply voltage                               | PVDD                         | -0.3 | _      | 80   | V    | -                        |
| Supply voltage slew rate, start-up           | SR <sub>PVDD_START</sub> _UP | _    | _      | 2    | V/µs | During start-up          |
| Supply voltage slew rate, active             | SR <sub>PVDD_ACTIVE</sub>    | _    | _      | 0.25 | V/µs | During active mode       |
| CE pin voltage                               | V <sub>CE</sub>              | -0.3 | _      | 7    | V    | -                        |
| Power ground<br>to digital<br>ground voltage | PGND -<br>DGND               | -0.3 | _      | 0.3  | V    | -                        |
| Low-side gate<br>driver supply<br>voltage    | VCCLS                        | -0.3 | _      | 16.5 | V    | This is the same as PVCC |

114

#### 4 Electrical characteristics

Table 17 (continued) Absolute maximum rating

| Parameter                                                                | Symbol                                                  |               | Values | ;              | Unit | Note or condition        |  |  |
|--------------------------------------------------------------------------|---------------------------------------------------------|---------------|--------|----------------|------|--------------------------|--|--|
|                                                                          |                                                         | Min.          | Тур.   | Max.           | -    |                          |  |  |
| VCCHS voltage                                                            | VCCHS                                                   | PVDD<br>- 0.3 | -      | 86.5           | V    | VCCHS = PVDD + PVCC      |  |  |
| VCCHS - VSHx<br>voltage                                                  | VCCHS -<br>V <sub>SHx</sub>                             | -             | -      | 86.5           | V    | -                        |  |  |
| VCCHS - VGHx<br>voltage                                                  | VCCHS -<br>V <sub>GHx</sub>                             | -             | _      | 86.5           | V    | -                        |  |  |
| Source high-<br>side voltage, DC<br>voltage                              | V <sub>SHx_DC</sub>                                     | -8            | _      | 80             | V    | DC voltage               |  |  |
| Source high-<br>side voltage,<br>500 ns pulse                            | V <sub>SHx_500ns</sub>                                  | -10           | _      | 80             | V    | 500 ns pulse max         |  |  |
| Source low-side voltage / amplifier positive input voltage, DC voltage   | V <sub>SLx_DC</sub>                                     | -8            | -      | 8              | V    | DC voltage               |  |  |
| Source low-side voltage / amplifier positive input voltage, 500 ns pulse | V <sub>SLx_500ns</sub>                                  | -10           | _      | 10             | V    | 500 ns pulse max         |  |  |
| Gate high-side<br>voltage, DC<br>voltage                                 | $V_{\mathrm{GHx\_DC}}$                                  | -8            | -      | VCCH<br>S+0.3  | V    | DC voltage               |  |  |
| Gate high-side<br>voltage, 500 ns<br>pulse                               | V <sub>GHx_500ns</sub>                                  | -10           | -      | VCCH<br>S+0.3  | V    | 500 ns pulse max         |  |  |
| Gate low-side<br>voltage, DC<br>voltage                                  | $V_{\rm GLx\_DC}$                                       | -8            | _      | VCCLS<br>+ 0.3 | V    | DC voltage               |  |  |
| Gate low-side<br>voltage, 500 ns<br>pulse                                | V <sub>GLx_500ns</sub>                                  | -10           | _      | VCCLS<br>+ 0.3 | V    | 500 ns pulse max         |  |  |
| Gate to source<br>high-side<br>voltage, DC<br>voltage                    | (V <sub>GHx</sub> -<br>V <sub>SHx</sub> ) <sub>DC</sub> | -0.3          | -      | 16             | V    | DC voltage, $T_J$ = 25°C |  |  |

#### 4 Electrical characteristics

Table 17 (continued) Absolute maximum rating

| Parameter                                                    | Symbol                                                     |      | Values | }             | Unit | Note or condition                              |  |  |  |
|--------------------------------------------------------------|------------------------------------------------------------|------|--------|---------------|------|------------------------------------------------|--|--|--|
|                                                              |                                                            | Min. | Тур.   | Max.          |      |                                                |  |  |  |
| Gate to source<br>high-side<br>voltage, 500 ns<br>pulse      | (V <sub>GHx</sub> -<br>V <sub>SHx</sub> ) <sub>500ns</sub> | -2   | _      | 16            | V    | 500 ns pulse max, $T_J$ = 25°C                 |  |  |  |
| Gate to source<br>low-side<br>voltage, DC<br>voltage         | (V <sub>GLx</sub> - V <sub>SLx</sub> ) <sub>DC</sub>       | -0.3 | _      | 16            | V    | DC voltage, $T_J$ = 25°C                       |  |  |  |
| Gate to source<br>low-side<br>voltage, 500 ns<br>pulse       | (V <sub>GLx</sub> - V <sub>SLx</sub> ) <sub>500ns</sub>    | -2   | _      | 16            | V    | 500 ns pulse max, <i>T</i> <sub>J</sub> = 25°C |  |  |  |
| VDRAIN voltage                                               | VDRAIN                                                     | -0.3 | _      | 80            | V    | -                                              |  |  |  |
| Amplifier negative input voltage                             | V <sub>CSN</sub>                                           | -0.3 | -      | DVDD<br>+ 0.3 | V    | _                                              |  |  |  |
| Flying capacitor 1 voltage                                   | V <sub>CP1H</sub> - V <sub>CP1L</sub>                      | -0.3 | -      | 9             | V    | -                                              |  |  |  |
| CP1L pin<br>voltage                                          | V <sub>CP1L</sub>                                          | -0.3 | _      | 9             | V    | -                                              |  |  |  |
| CP1H pin<br>voltage                                          | V <sub>CP1H</sub>                                          | -0.3 | _      | 16.5          | V    | -                                              |  |  |  |
| Flying capacitor 2 voltage                                   | V <sub>CP2H</sub> - V <sub>CP2L</sub>                      | -0.3 | _      | 80            | V    | -                                              |  |  |  |
| CP2L pin<br>voltage                                          | V <sub>CP2L</sub>                                          | -0.3 | _      | 16.5          | V    | -                                              |  |  |  |
| CP2H pin<br>voltage                                          | V <sub>CP2H</sub>                                          | -0.3 | _      | 86.5          | V    | -                                              |  |  |  |
| Buck converter output voltage                                | VDDB                                                       | -0.3 | _      | 9             | V    | -                                              |  |  |  |
| Buck converter<br>phase voltage,<br>DC condition             | $V_{PH\_DC}$                                               | -0.3 | -      | 80            | V    | DC condition                                   |  |  |  |
| Buck converter<br>phase voltage,<br>less than 20 ns<br>pulse | V <sub>PH_20ns</sub>                                       | -5   | -      | 80            | V    | Less than 20 ns pulse                          |  |  |  |
| DVDD regulator output voltage                                | DVDD                                                       | -0.3 | -      | 6             | V    | -                                              |  |  |  |

### 4 Electrical characteristics

Table 17 (continued) Absolute maximum rating

| Parameter                               | Symbol                                                                                                                                                                    |      | Values |               | Unit | Note or condition                  |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|---------------|------|------------------------------------|
|                                         |                                                                                                                                                                           | Min. | Тур.   | Max.          |      |                                    |
| Input/output<br>pin voltage             | V <sub>INHx</sub> , V <sub>INLx</sub> ,<br>V <sub>nFAULT</sub> ,<br>V <sub>SCLK</sub> , V <sub>nSCS</sub> ,<br>V <sub>SDI</sub> , V <sub>SDO</sub> ,<br>V <sub>CSOx</sub> | -0.3 | _      | DVDD<br>+ 0.3 | V    | -                                  |
| Maximum current for digital pins        | I <sub>DIG_IN_MAX</sub>                                                                                                                                                   | -1   | _      | 1             | mA   |                                    |
| Analog input pin voltage                | V <sub>EN_DRV</sub> ,<br>V <sub>VSENSE</sub> /<br>nBRAKE,<br>V <sub>CS_GAIN</sub> /AZ                                                                                     | -0.3 | -      | 7             | V    | Analog, or analog and digital pins |
| Maximum current for analog inputs       | I <sub>AN_IN_MAX</sub>                                                                                                                                                    | -1   | _      | 10            | mA   | -                                  |
| Maximum sink current for open-drain pin | /OD_SINK_MAX                                                                                                                                                              | -    | -      | 7             | mA   | -                                  |
| Junction<br>temperature                 | TJ                                                                                                                                                                        | -40  | -      | 150           | °C   | -                                  |
| Storage<br>temperature                  | T <sub>S</sub>                                                                                                                                                            | -55  | -      | 150           | °C   | -                                  |
| Case<br>temperature                     | T <sub>CASE</sub>                                                                                                                                                         | _    | _      | 145           | °C   | -                                  |

### 4.2 ESD robustness

**Note**: ESD robustness data is not subject to production test, specified by design.

Table 18 ESD robustness

| Parameter                             | Arameter Symbol Values Unit Min. Typ. Max. |   | Values |      | Unit | Note or condition                      |  |
|---------------------------------------|--------------------------------------------|---|--------|------|------|----------------------------------------|--|
|                                       |                                            |   |        |      |      |                                        |  |
| ESD robustness all pins, HBM          | V <sub>ESD_HBM</sub>                       | _ | _      | 2000 | V    | HBM <sup>1)</sup>                      |  |
| ESD robustness all pins, CDM          | V <sub>ESD_CDM_1</sub>                     | _ | -      | 500  | V    | CDM <sup>2)</sup>                      |  |
| ESD robustness<br>corner pins,<br>CDM | V <sub>ESD_CDM_2</sub>                     | _ | -      | 750  | V    | CDM <sup>2)</sup> for corner pins only |  |

<sup>1)</sup> ESD robustness, Human Body Model (HBM) according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$ , 100 pF).

#### 4 Electrical characteristics

2) ESD robustness, Charged Device Model (CDM) according to ANSI/ESDA/JEDEC JS-002.

### 4.3 Package characteristics

**Note**: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to

www.jedec.org.

**Note**: Thermal data is not subject to production test, specified by design.

Table 19 Package characteristics

| Parameter                                              | Symbol                 |      | Values |      | Unit | Note or condition                                                            |
|--------------------------------------------------------|------------------------|------|--------|------|------|------------------------------------------------------------------------------|
|                                                        |                        | Min. | Тур.   | Max. |      |                                                                              |
| Junction-to-<br>ambient<br>thermal<br>resistance       | R <sub>thJA</sub>      | -    | 33.72  | _    | °C/W | T <sub>A</sub> = 25°C, FR4 PCB, size: 60.0 mm x 40.0 mm x 1.5 mm, stack 2S2P |
| Junction-to-<br>case (top)<br>thermal<br>resistance    | $R_{thJC(top)}$        | -    | 23.66  | _    | °C/W | T <sub>A</sub> = 25°C                                                        |
| Junction-to-<br>case (bottom)<br>thermal<br>resistance | R <sub>thJC(bot)</sub> | -    | 4.72   | _    | °C/W | T <sub>A</sub> = 25°C                                                        |

### 4.4 Operating conditions

The table below shows the operating range, in which the electrical characteristics shown in the next chapter are valid.

Note:

Within the functional or operating range, the IC operates as described in the functional description. The electrical characteristics are specified within the conditions given in the electrical characteristics table.

Table 20 Operating range

| Parameter                                 | Symbol                    |      | Values |      | Unit | Note or condition  |
|-------------------------------------------|---------------------------|------|--------|------|------|--------------------|
|                                           |                           | Min. | Тур.   | Max. |      |                    |
| Supply voltage                            | PVDD                      | 5.5  | _      | 70   | V    | _                  |
| Supply voltage<br>slew rate, start-<br>up | SR <sub>PVDD_START</sub>  | -    | -      | 2    | V/µs | During start-up    |
| Supply voltage slew rate, active          | SR <sub>PVDD_ACTIVE</sub> | _    | _      | 0.25 | V/µs | During active mode |
| CE pin voltage                            | $V_{CE}$                  | 0    | _      | 6    | V    | -                  |

#### 4 Electrical characteristics

Table 20 (continued) Operating range

| Parameter                                                    | Symbol                                                                                                                                                                                       | Values |      |      | Unit | Note or condition                                             |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|---------------------------------------------------------------|
|                                                              |                                                                                                                                                                                              | Min.   | Тур. | Max. |      |                                                               |
| Buck converter phase voltage, DC condition                   | V <sub>PH_DC</sub>                                                                                                                                                                           | 0      | _    | 70   | V    | DC condition                                                  |
| Buck converter<br>phase voltage,<br>less than 20 ns<br>pulse | V <sub>PH_20ns</sub>                                                                                                                                                                         | 0      | _    | 70   | V    | Less than 20 ns pulse                                         |
| Inverter phase voltage                                       | V <sub>SHx</sub>                                                                                                                                                                             | -8     | _    | 70   | V    | -                                                             |
| VDRAIN voltage                                               | VDRAIN                                                                                                                                                                                       | 5.5    | _    | 70   | V    | -                                                             |
| Gate driver<br>maximum<br>operating<br>frequency             | f <sub>PWM_GD</sub>                                                                                                                                                                          | 0      | -    | 200  | kHz  | -                                                             |
| Digital pin I/O<br>voltage range                             | V <sub>INHx</sub> , V <sub>INLx</sub> , V<br>nfault,<br>V <sub>CS_GAIN/AZ</sub> ,<br>V <sub>EN_DRV</sub> , V <sub>SCL</sub><br>K, V <sub>nSCS</sub> , V <sub>SDI</sub> ,<br>V <sub>SDO</sub> | 0      | -    | DVDD | V    | When CS_GAIN/AZ pin works as digital input                    |
| Analog pins<br>voltage range                                 | V <sub>CSOx</sub> , V <sub>VSENS</sub> E/ nBRAKE, V <sub>CS_G</sub> AIN/AZ                                                                                                                   | 0      | _    | DVDD | V    | When CS_GAIN/AZ and VSENSE/nBRAKE pins work as analog pins    |
| Amplifier input voltage range                                | $V_{\rm SLx}, V_{\rm CSNx}$                                                                                                                                                                  | -0.3   | _    | 0.3  | V    | Current sense amplifier configured for shunt resistor sensing |
| Junction<br>temperature                                      | $T_{J}$                                                                                                                                                                                      | -40    | _    | 125  | °C   | -                                                             |

### 4.5 Characteristics

The electrical characteristics involve the spread of values given within the specified supply voltage and junction temperature. Typical values represent the median values related to  $T_{\rm A}$  = 25°C unless otherwise specified.

Table 21 Electrical characteristics

| Parameter Syn             | Symbol                   | Values |      |      | Unit | Note or condition                                                                                                               |
|---------------------------|--------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------|
|                           |                          | Min.   | Тур. | Max. |      |                                                                                                                                 |
| Current consu             | nption                   |        |      |      |      |                                                                                                                                 |
| PVDD current, active mode | I <sub>PVDD_ACTIVE</sub> | 20     | -    | 50   | mA   | $V_{\rm EN\_DRV} > V_{\rm EN\_DRV\_TH}, V_{\rm CE} > V_{\rm CE\_TH\_R}, {\rm PVDD} = 40 {\rm V}, {\rm typical application run}$ |

119

#### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                       | Symbol                              | Values |      |                | Unit | Note or condition                                                                                                               |
|-----------------------------------------------------------------|-------------------------------------|--------|------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------|
|                                                                 |                                     | Min.   | Тур. | Max.           |      |                                                                                                                                 |
| PVDD current, standby mode                                      | I <sub>PVDD_STANDBY</sub>           | 3      | _    | 8              | mA   | $V_{\text{EN\_DRV}} < V_{\text{EN\_DRV\_TH}}, V_{\text{CE}} > V_{\text{CE\_TH\_R}}, \text{PVDD} = 40 \text{ V}$                 |
| PVDD current,<br>OFF mode                                       | I <sub>PVDD_OFF</sub>               | 25     | _    | 40             | μΑ   | $V_{\text{EN\_DRV}} < V_{\text{EN\_DRV\_TH}}, V_{\text{CE}} < V_{\text{CE\_TH\_F}}, \text{PVDD} = 40 \text{ V}$                 |
| VDRAIN current, active mode                                     | I <sub>VDRAIN_ACTIVE</sub>          | _      | _    | 200            | nA   | $V_{\rm EN\_DRV} > V_{\rm EN\_DRV\_TH}$ , $V_{\rm CE} > V_{\rm CE\_TH\_R}$ , VDRAIN = PVDD = 40 V, typical application run      |
| VDRAIN current, standby mode                                    | / <sub>VDRAIN_STAND</sub>           | _      | _    | 200            | nA   | $V_{\text{EN\_DRV}} < V_{\text{EN\_DRV\_TH}}, V_{\text{CE}} > V_{\text{CE\_TH\_R}}, \text{VDRAIN} = \text{PVDD}$<br>= 40 V      |
| VDRAIN current,<br>OFF mode                                     | / <sub>VDRAIN_OFF</sub>             | _      | -    | 200            | nA   | $V_{\text{EN\_DRV}} < V_{\text{EN\_DRV\_TH}}, V_{\text{CE}} < V_{\text{CE\_TH\_F}}, \text{VDRAIN} = \text{PVDD}$<br>= 40 V      |
| Gate driver                                                     |                                     |        |      |                |      |                                                                                                                                 |
| Low-side gate driver supply voltage target                      | VCCLS                               | 7      | -    | 15             | V    | Generated from charge pump. Gate driver supply voltage programmable via SPI                                                     |
| High-side gate driver supply voltage target                     | VCCHS                               | 10.8   | -    | 84.3           | V    | Generated from charge pump. Gate driver supply voltage programmable via SPI according to VCCLS                                  |
| High-side gate driver output                                    | V <sub>GHx</sub> - V <sub>SHx</sub> | _      | _    | VCCLS<br>- 0.7 | V    | More details in Chapter 4.6                                                                                                     |
| Low-side gate driver output                                     | V <sub>GLx</sub> - V <sub>SLx</sub> | _      | _    | VCCLS          | V    | More details in Chapter 4.6                                                                                                     |
| Peak source<br>current (high-<br>side and low-<br>side drivers) | I <sub>GD_SRC_PEAK</sub>            | -      | 1.5  | _              | A    | Current flowing from pin. Gate driver current programmable via SPI                                                              |
| Peak sink<br>current (high-<br>side and low-<br>side drivers)   | I <sub>GD_SNK_PEAK</sub>            | -      | 1.5  | -              | A    | Current into the pin. Gate driver current programmable via SPI                                                                  |
| Hold gate<br>current, low-<br>side                              | I <sub>HOLD_LS</sub>                | _      | 250  | -              | mA   | 1) Low-side gate driver                                                                                                         |
| Hold gate<br>current, high-<br>side                             | I <sub>HOLD_HS</sub>                | _      | 50   | _              | mA   | 1) High-side gate driver                                                                                                        |
| Source and sink current accuracy                                | $A_{IGD}$                           | -20    |      | 20             | %    | With respect to gate driver current mean value.  Mean value for the different programmed settings can deviate from target value |

#### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                    | Symbol                                           | Values |      |       | Unit | Note or condition                                                                                                                                                                      |
|--------------------------------------------------------------|--------------------------------------------------|--------|------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                              |                                                  | Min.   | Тур. | Max.  |      |                                                                                                                                                                                        |
| Charge pump<br>clock frequency                               | f <sub>CP_CLK</sub>                              | 190    | -    | 1600  | kHz  | Programmable via SPI                                                                                                                                                                   |
| Charge pump<br>clock accuracy                                | A <sub>CP_CLK</sub>                              | -5     | _    | 5     | %    | _                                                                                                                                                                                      |
| Charge pump<br>clock frequency<br>spread<br>spectrum         | $f_{\text{CP\_CLK\_SS}}$                         | 0      | _    | 30    | %    | 1)                                                                                                                                                                                     |
| High-side gate<br>driver average<br>current, PVDD ≥<br>9.5 V | I <sub>GD_VCCHS_PVD</sub><br>D≥9.5V              | _      | _    | 60    | mA   | PVDD ≥ 9.5 V operation                                                                                                                                                                 |
| High-side gate<br>driver average<br>current, PVDD <<br>9.5 V | I <sub>GD_VCCHS_PVD</sub><br>D<9.5V              | _      | _    | 30    | mA   | PVDD < 9.5 V operation                                                                                                                                                                 |
| Low-side gate<br>driver average<br>current, PVDD ≥<br>9.5 V  | I <sub>GD_VCCLS_PVD</sub><br>D≥9.5V              | _      | _    | 60    | mA   | PVDD ≥ 9.5 V operation                                                                                                                                                                 |
| Low-side gate<br>driver average<br>current, PVDD <<br>9.5 V  | I <sub>GD_VCCLS_PVD</sub><br>D<9.5V              | -      | -    | 30    | mA   | PVDD < 9.5 V operation                                                                                                                                                                 |
| Charge pump<br>ramp up time,<br>PVDD≥10 V                    | t <sub>CP_START_PVD</sub><br>D≥10V               | _      | -    | 250   | μs   | $^{1)}$ PVDD ≥ 10 V. $C_{CPx}$ = 220 nF, $C_{VCCLS}$ = 1 μF, $I_{LOAD}$ < 50 μA, PVCC = 12 V. Depends on capacitance values and features like charge pump precharge for VCCLS          |
| Charge pump<br>ramp up time,<br>PVDD < 10 V                  | t <sub>CP_START_PVD</sub><br>D<10V               | _      | _    | 1     | ms   | $^{1)}$ PVDD < 10 V. $C_{CPx}$ = 220 nF, $C_{VCCLS}$ = 1 μF, $I_{LOAD}$ < 50 μA, PVCC = 12 V. Depends on capacitance values and features like charge pump precharge for VCCLS          |
| Gate driver<br>PWM frequency                                 | $f_{PWM\_GD}$                                    | _      | _    | 200   | kHz  | 1)                                                                                                                                                                                     |
| Input pin pulse<br>width                                     | t <sub>INx_PW</sub>                              | 80     | _    | _     | ns   | Applies to INHx and INLx pins. Precharge current disabled, current setting to 1.5 A                                                                                                    |
| Dead time                                                    | $t_{\mathrm{DT\_RISE}},$ $t_{\mathrm{DT\_FALL}}$ | 120    | _    | 12040 | ns   | 1) Programmable via SPI. This is the minimum dead time value possible. If input PWM signals have dead time lower than this, this value applies otherwise PWM signal dead time is used. |

### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                | Symbol                          | Values |      |      | Unit | Note or condition                                                                                                                                             |
|----------------------------------------------------------|---------------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                          |                                 | Min.   | Тур. | Max. |      |                                                                                                                                                               |
| Dead time<br>matching,<br>channel-to-<br>channel         | $\Delta t_{	extsf{DT\_CH\_CH}}$ | 0      | _    | 10   | ns   | 1)                                                                                                                                                            |
| Gate to source<br>passive weak<br>pull-down<br>resistor  | R <sub>GS_PD_WEAK</sub>         | 70     | 100  | 130  | kΩ   | Always active                                                                                                                                                 |
| Gate to source<br>active strong<br>pull-down<br>resistor | R <sub>GS_PD_STRON</sub>        | 0.25   | 1    | 2    | kΩ   | Pull-down resistor enabled when EN_DRV or PVDD are off and $V_{\rm Gxy}$ - $V_{\rm Sxy} \ge 2$ V. Both high-side and low-side drivers                         |
| Propagation<br>delay INHx to<br>GHx                      | t <sub>PROP_HS</sub>            | 80     | -    | 250  | ns   | Dead time not considered. From 50% input to 50% output                                                                                                        |
| Propagation<br>delay INLx to<br>GLx                      | t <sub>PROP_LS</sub>            | 80     | -    | 250  | ns   | Dead time not considered. From 50% input to 50% output                                                                                                        |
| Propagation delay matching, high-low side                | $\Delta t_{PROP\_HS\_LS}$       | 0      | 25   | -    | ns   | 1)                                                                                                                                                            |
| Propagation<br>delay matching,<br>channel-to-<br>channel | $\Delta t_{PROP\_CH\_CH}$       | 0      | -    | 10   | ns   | 1)                                                                                                                                                            |
| Gate to source comparator threshold                      | V <sub>GS_CMP_TH</sub>          | _      | 250  | -    | mV   | Threshold voltage referred to: For pull down GHx - SHx (resp. GLx - SLx for low-side driver). For pull up VCCHS - GHx (resp. VCCLS - GLx for low-side driver) |
| Gate to source comparator deglitch time                  | t <sub>VGS_CMP_DEGL</sub>       | _      | 500  | -    | ns   | 1)                                                                                                                                                            |
| Synchronous bu                                           | ick converter                   |        | •    |      |      |                                                                                                                                                               |
| Buck converter output target voltage, PVCC_SETPT = b11   | VDDB <sub>NOM_b11</sub>         | _      | 6.5  | _    | V    | PVCC_SETPT = b11, PVDD ≥ 8 V, I <sub>VDDB</sub> = 0 A                                                                                                         |

### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                                                  | Symbol                                | Values |      |      | Unit | Note or condition                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------|---------------------------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                            |                                       | Min.   | Тур. | Max. |      |                                                                                                                                                                                                                                |
| Buck converter<br>output target<br>voltage,<br>PVCC_SETPT =<br>b10                         | VDDB <sub>NOM_b10</sub>               | -      | 7.0  | _    | V    | PVCC_SETPT = b10, PVDD ≥ 8.5 V, I <sub>VDDB</sub> = 0 A                                                                                                                                                                        |
| Buck converter<br>output target<br>voltage,<br>PVCC_SETPT =<br>b0x                         | VDDB <sub>NOM_b0x</sub>               | _      | 8.0  | _    | V    | PVCC_SETPT = b0x, PVDD $\geq$ 9.5 V, $I_{VDDB}$ = 0 A                                                                                                                                                                          |
| Buck regulator<br>output voltage<br>at low input<br>voltage (PVDD),<br>PVCC_SETPT =<br>b11 | VDDB <sub>NOM_LV_</sub>               | 4.6    | 6.5  | 6.65 | V    | PVCC_SETPT = b11, 5.5 V $\leq$ PVDD < 8 V. Buck with fixed duty cycle. VDDB dependent on $I_{VDDB}$ . Min value defined at $I_{VDDB}$ = 200 mA condition                                                                       |
| Buck regulator<br>output voltage<br>at low input<br>voltage (PVDD),<br>PVCC_SETPT =<br>b10 | VDDB <sub>NOM_LV_</sub><br>b10        | 4.6    | 7.0  | 7.15 | V    | PVCC_SETPT = b10, 5.5 V $\leq$ PVDD $<$ 8.5 V. Buck with fixed duty cycle. VDDB dependent on $I_{VDDB}$ . Min value defined at $I_{VDDB}$ = 200 mA condition                                                                   |
| Buck regulator<br>output voltage<br>at low input<br>voltage (PVDD),<br>PVCC_SETPT =<br>b0x | VDDB <sub>NOM_LV_</sub><br>b0x        | 4.6    | 8.0  | 8.21 | V    | PVCC_SETPT = b0x, 5.5 V $\leq$ PVDD $<$ 9.5 V. Buck with fixed duty cycle. VDDB dependent on $I_{VDDB}$ . Min value defined at $I_{VDDB}$ = 200 mA condition                                                                   |
| Buck converter<br>output voltage<br>load regulation,<br>500 kHz                            | △<br>VDDB <sub>LOAD_50</sub><br>0kHz  | -10    | _    | 9    | %    | $^{1)}$ PVDD > VDDB <sub>NOM_bxx</sub> + 2.5 V, $I_{VDDB}$ transient from 60 mA to 540 mA (10% to 90% load transient), $C_{VDDB}$ = 47 μF, $L_{BUCK}$ = 22 μH, $f_{BUCK\_SW}$ = 500 kHz                                        |
| Buck converter<br>output voltage<br>load regulation,<br>1000 kHz                           | △<br>VDDB <sub>LOAD_10</sub><br>00kHz | -9.5   | _    | 5    | %    | $^{1)}$ PVDD > VDDB <sub>NOM_bxx</sub> + 2.5 V, $I_{\text{VDDB}}$ transient from 60 mA to 540 mA (10% to 90% load transient), $C_{\text{VDDB}}$ = 47 $\mu$ F, $L_{\text{BUCK}}$ = 10 $\mu$ H, $f_{\text{BUCK\_SW}}$ = 1000 kHz |
| Buck converter maximum average current, PVDD ≥ 9.5 V                                       | / <sub>VDDB_MAX_PVD</sub><br>D≥9.5V   | -      | _    | 600  | mA   | PVDD ≥ 9.5 V. VDDB supplies charge pumps, DVDD linear regulator and VDDB pin                                                                                                                                                   |

123

### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                               | Symbol                          |      | Values |      | Unit | Note or condition                                                                                                                                                                |
|-------------------------------------------------------------------------|---------------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                         |                                 | Min. | Тур.   | Max. |      |                                                                                                                                                                                  |
| Buck converter<br>maximum<br>average current,<br>PVDD at low<br>voltage | /vddb_max_pvd<br>d_low          | -    | -      | 200  | mA   | PVDD at low input voltage range so VDDB = VDDB <sub>NOM_LV_bxx</sub> . VDDB supplies charge pumps, DVDD linear regulator and VDDB pin                                            |
| Buck converter<br>maximum duty<br>cycle                                 | D <sub>BUCK_MAX</sub>           | _    | 95     | _    | %    | _                                                                                                                                                                                |
| Buck converter<br>high-side switch<br>RDSON                             | R <sub>DSON_BUCK_H</sub>        | 0.7  | 1.4    | 2.2  | Ω    | _                                                                                                                                                                                |
| Buck converter<br>low-side switch<br>RDSON                              | R <sub>DSON_BUCK_L</sub> s      | 0.3  | 0.45   | 1.0  | Ω    | -                                                                                                                                                                                |
| Buck switching<br>frequency, 500<br>kHz                                 | f <sub>BUCK_SW_500k</sub><br>Hz | 450  | 500    | 590  | kHz  | 1) Configurable via OTP write. May vary during load steps. Valid for the recommended component values $L_{\rm BUCK}$ = 22 μH and $C_{\rm VDDB}$ = 47 μF. See Table 22            |
| Buck switching<br>frequency, 1000<br>kHz                                | f <sub>BUCK_SW_1000</sub> kHz   | 850  | 1000   | 1150 | kHz  | <sup>1)</sup> Configurable via OTP write. May vary during load steps. Valid for the recommended component values $L_{\rm BUCK}$ = 10 μH and $C_{\rm VDDB}$ = 47 μF. See Table 22 |
| Buck converter soft start timing                                        | $t_{ m VDDB\_SFT\_STA}$         | _    | _      | 1500 | μs   | 1) Actual value depends on buck output filter                                                                                                                                    |
| Linear regulator                                                        | DVDD                            |      |        |      |      |                                                                                                                                                                                  |
| Regulator target<br>output voltage,<br>3.3 V                            | DVDD <sub>3.3V</sub>            | _    | 3.3    | _    | V    | Programmable via SPI or external pull down resistor on VSENSE pin: $R_{SENSE} \le 3.3 \text{ k}\Omega \Rightarrow DVDD = 3.3 \text{ V}$                                          |
| Regulator target<br>output voltage,<br>5 V                              | DVDD <sub>5V</sub>              | _    | 5      | _    | V    | Programmable via SPI or external pull down resistor on VSENSE pin: $R_{SENSE} \ge 10 \text{ k}\Omega \Rightarrow DVDD = 5$ V                                                     |
| Output voltage accuracy                                                 | $A_{DVDD}$                      | -2.5 | _      | 2.5  | %    | -                                                                                                                                                                                |
| Load current of<br>DVDD                                                 | I <sub>DVDD</sub>               | _    | _      | 300  | mA   | _                                                                                                                                                                                |
| Static line<br>regulation                                               | △DVDD <sub>LINE</sub>           | _    | _      | 10   | mV   | VDDB = 6.5 V to 8 V, I <sub>DVDD</sub> = 300 mA                                                                                                                                  |
| Static load regulation                                                  | $\Delta DVDD_{LOAD}$            | _    | _      | 40   | mV   | VDDB = DVDD + 1.5 V, $I_{DVDD}$ = 1 mA to 300 mA step                                                                                                                            |

### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                  | Symbol                            | Values |      |      | Unit  | Note or condition                                                                                                                                                                                                                                                       |
|--------------------------------------------|-----------------------------------|--------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            |                                   | Min.   | Тур. | Max. |       |                                                                                                                                                                                                                                                                         |
| Analog<br>programming<br>pins period       | t <sub>AN_T</sub>                 | _      | 25   | -    | μs    | 1) Each VSENSE and/or CS_GAIN                                                                                                                                                                                                                                           |
| DVDD turn on delay                         | t <sub>DVDD_TON_DEL</sub>         | 200    | -    | 800  | μs    | 1) Programmable via SPI. Delay between VDDB UVLO until DVDD ramp up start                                                                                                                                                                                               |
| DVDD soft start timing                     | t <sub>DVDD_SFTSTRT</sub>         | 100    | _    | 1600 | μs    | Configurable via SPI. Current limited by $I_{\text{DVDD\_I\_LIM}}$ . If programmed timing is not achievable due to large $C_{\text{DVDD}}$ value, start-up time is defined by $t_{\text{DVDD\_SFT\_START}} = (C_{\text{DVDD}} * \text{DVDD}) / I_{\text{DVDD\_I\_LIM}}$ |
| Current sense a                            | mplifier                          |        |      |      |       |                                                                                                                                                                                                                                                                         |
| Closed loop<br>gain                        | G <sub>CS</sub>                   | 4      | _    | 64   | V/V   | Configured via either external resistor or SPI                                                                                                                                                                                                                          |
| Gain error                                 | $\Delta G_{\text{CS\_ERR}}$       | -1     | _    | 1    | %     | <sup>1)</sup> Measured at $V_{SLx}$ - $V_{CSNx}$ = 0.025 V                                                                                                                                                                                                              |
| Offset input referred                      | V <sub>CS_OS</sub>                | -600   | 200  | 600  | μV    | 1) Gain = 32, inputs shorted                                                                                                                                                                                                                                            |
| Offset<br>temperature<br>drift             | $\Delta V_{\rm CS_OS} / \Delta T$ | _      | 5    | _    | μV/°C | 1)                                                                                                                                                                                                                                                                      |
| Current sense blanking time                | t <sub>CS_BLANK</sub>             | 0      | _    | 8    | μs    | 1) Programmable via SPI                                                                                                                                                                                                                                                 |
| Amplifier output settling time, low gain   | t <sub>CSO_SETTLING</sub> _LOW    | _      | 600  | _    | ns    | 1) Time from input signal step to output within 1% of final output voltage. Input voltage step of 0.2 V. Gain = 4 to 24                                                                                                                                                 |
| Amplifier output settling time, high gain  | t <sub>CSO_SETTLING</sub> _HIGH   | _      | 1000 | _    | ns    | 1) Time from input signal step to output within 1% of final output voltage. Input voltage step of 0.2 V. Gain = 32 to 64                                                                                                                                                |
| Unity gain bandwidth                       | GBW                               | 5      | 8    | -    | MHz   | 1)                                                                                                                                                                                                                                                                      |
| Common mode rejection ratio                | CMRR                              | 60     | 80   | -    | dB    | 1) Gain = 8, $f_{SW}$ from 0 Hz to 80 kHz                                                                                                                                                                                                                               |
| Power supply<br>rejection ratio, 1<br>MHz  | PSRR <sub>1MHz</sub>              | 60     | -    | -    | dB    | 1) Gain = 8, f < 1 MHz                                                                                                                                                                                                                                                  |
| Power supply<br>rejection ratio,<br>10 MHz | PSRR <sub>10MHz</sub>             | 40     | -    | -    | dB    | 1) Gain = 8, f < 10 MHz                                                                                                                                                                                                                                                 |
| Input bias current                         | I <sub>BIAS</sub>                 | _      | _    | 50   | μΑ    | Current drawn into pin                                                                                                                                                                                                                                                  |

#### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                                                      | Symbol                            |               | Values |               | Unit | Note or condition                                                                        |
|------------------------------------------------------------------------------------------------|-----------------------------------|---------------|--------|---------------|------|------------------------------------------------------------------------------------------|
|                                                                                                |                                   | Min.          | Тур.   | Max.          |      |                                                                                          |
| Common mode input range                                                                        | V <sub>CS_COM</sub>               | -0.3          | -      | 0.3           | V    | 1)                                                                                       |
| Differential<br>mode input<br>range                                                            | V <sub>CS_DIFF</sub>              | -0.3          | _      | 0.3           | V    | _                                                                                        |
| Current sense output voltage range                                                             | $V_{CSO}$                         | 0.3           | _      | DVDD<br>- 0.3 | V    | _                                                                                        |
| Output voltage slew rate                                                                       | SR <sub>CSO</sub>                 | -10           | _      | 10            | V/µs | <sup>1)</sup> Gain = 8, $R_L$ = 470 $\Omega$ , $C_L$ = 330 pF. $V_{SLx}$ = +/- 250 mV    |
| Propagation delay from gate driver (Gxy) transition to CSOx activation, shunt resistor sensing | t <sub>CSAMP_PROP_</sub> SHUNT    | -             | 130    | _             | ns   | 1) Shunt resistor sensing                                                                |
| Propagation delay from gate driver (Gxy) transition to CSOx activation, RDSON sensing          | t <sub>CSAMP_PROP_</sub><br>RDSON | -             | 400    | _             | ns   | 1) R <sub>DSON</sub> sensing                                                             |
| Output target<br>voltage<br>reference<br>(offset) – VREF                                       | V <sub>CS_REF</sub>               | 1/4 x<br>DVDD | _      | 1/2 x<br>DVDD | V    | Depending on DVDD selected value: DVDD = 3.3 V or DVDD = 5 V                             |
| Accuracy of<br>output voltage<br>reference<br>(offset) – VREF                                  | A <sub>CS_REF</sub>               | -2            | -      | 2             | %    | <sup>1)</sup> Current sense amplifier internal offset voltage error. DVDD error excluded |
| Output short circuit limit                                                                     | I <sub>CS_SC</sub>                | _             | 20     | _             | mA   | Pin CSOx shorted to ground                                                               |
| Auto-zero active<br>time, shunt<br>resistor sensing                                            | t <sub>AUTO_ZERO_S</sub><br>HUNT  | _             | 1.7    | -             | μs   | 1) Shunt resistor sensing                                                                |
| Auto-zero active<br>time, RDSON<br>sensing                                                     | t <sub>AUTO_ZERO_R</sub>          |               | 2      | -             | μs   | 1) R <sub>DSON</sub> sensing                                                             |

126

### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                                    | Symbol                                                             | Values |         |          | Unit     | Note or condition                                                   |
|------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|---------|----------|----------|---------------------------------------------------------------------|
|                                                                              |                                                                    | Min.   | Тур.    | Max.     |          |                                                                     |
| Auto-zero cycle<br>time, GHx<br>switching                                    | t <sub>AUTO_ZERO_CY</sub> CLE_SWITCHING                            | -      | -       | 100      | μs       | 1) GHx is switching                                                 |
| Auto-zero cycle<br>time, GHx not<br>switching                                | $t_{ m AUTO\_ZERO\_CY}$ CLE_NO_SWITCH ING                          | _      | _       | 200      | μs       | 1) GHx is not switching                                             |
| CS_GAIN/AZ<br>external auto-<br>zero signal<br>frequency                     | f <sub>AZ_CPCLK_OFF</sub>                                          | 5      | _       | 100      | kHz      | 1)                                                                  |
| CS_GAIN/AZ<br>external auto-<br>zero signal<br>pulse width                   | t <sub>AZ_EXT_PW</sub>                                             | 0.1    | _       | 3.5      | μs       | 1)                                                                  |
| Current sense a                                                              | mplifier over-                                                     | urrent | protect | tion con | nparator | and DAC                                                             |
| Current sense<br>over-current<br>comparator<br>hysteresis                    | V <sub>CS_OC_HYS</sub>                                             | _      | _       | 5        | mV       | _                                                                   |
| Overcurrent comparator input offset                                          | V <sub>CS_OCP_OFFS</sub>                                           | -12    | _       | 12       | mV       | $V_{\rm CS\_OCP\_PTHR}$ = 200 mV, $V_{\rm CS\_OCP\_NTHR}$ = -200 mV |
| Overcurrent<br>deglitch time                                                 | t <sub>CS_OCP_DEGLI</sub>                                          | 0      | _       | 8        | μs       | 1) Programmable via SPI                                             |
| Current sense<br>input referred<br>OCP threshold<br>positive target<br>level | V <sub>CS_OCP_PTHR</sub>                                           | 20     | -       | 300      | mV       | Programmable via SPI                                                |
| Current sense<br>input referred<br>OCP threshold<br>negative target<br>level | V <sub>CS_OCP_NTHR</sub>                                           | -300   | _       | -20      | mV       | Programmable via SPI                                                |
| VDS sensor                                                                   |                                                                    |        |         |          |          |                                                                     |
| VDS comparator threshold target voltage, VDS_xS_TH = b0000                   | V <sub>VDS_HS_TH_b0</sub><br>000, V <sub>VDS_LS_T</sub><br>H_b0000 | 0.071  | 0.10    | 0.129    | V        | VDS_HS_TH = b0000, VDS_LS_TH = b0000                                |

#### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                               | Symbol                                                                   | Values |      |       | Unit | Note or condition                       |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------|--------|------|-------|------|-----------------------------------------|
|                                                                         |                                                                          | Min.   | Тур. | Max.  |      |                                         |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b0001  | V <sub>VDS_HS_TH_bo</sub><br>001, V <sub>VDS_LS_T</sub><br>H_b0001       | 0.122  | 0.15 | 0.178 | V    | 1) VDS_HS_TH = b0001, VDS_LS_TH = b0001 |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b0010  | V <sub>VDS</sub> _HS_TH_b0<br>010, V <sub>VDS</sub> _LS_T<br>H_b0010     | 0.171  | 0.20 | 0.229 | V    | 1) VDS_HS_TH = b0010, VDS_LS_TH = b0010 |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>00011  | V <sub>VDS</sub> _HS_TH_b0<br>011, V <sub>VDS</sub> _LS_T<br>H_b0011     | 0.219  | 0.25 | 0.281 | V    | 1) VDS_HS_TH = b0011, VDS_LS_TH = b0011 |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b0100  | V <sub>VDS_HS_TH_b0</sub> 100, V <sub>VDS_LS_T</sub> H_b0100             | 0.268  | 0.30 | 0.332 | V    | 1) VDS_HS_TH = b0100, VDS_LS_TH = b0100 |
| VDS comparator threshold target voltage, VDS_xS_TH = b0101              | V <sub>VDS_HS_TH_b0</sub> 101, V <sub>VDS_LS_T</sub> H_b0101             | 0.310  | 0.35 | 0.390 | V    | VDS_HS_TH = b0101, VDS_LS_TH = b0101    |
| VDS comparator threshold target voltage, VDS_xS_TH = 50110              | V <sub>VDS_HS_TH_b0</sub> <sub>110</sub> , V <sub>VDS_LS_T</sub> H_b0110 | 0.364  | 0.40 | 0.436 | V    | 1) VDS_HS_TH = b0110, VDS_LS_TH = b0110 |
| /DS comparator<br>:hreshold target<br>/oltage,<br>/DS_xS_TH =<br>:00111 | V <sub>VDS_HS_TH_b0</sub> 111, V <sub>VDS_LS_T</sub> H_b0111             | 0.412  | 0.45 | 0.488 | V    | 1) VDS_HS_TH = b0111, VDS_LS_TH = b0111 |
| VDS comparator threshold target voltage, VDS_xS_TH =                    | V <sub>VDS_HS_TH_b1</sub><br>000, V <sub>VDS_LS_T</sub><br>H_b1000       | 0.460  | 0.50 | 0.540 | V    | 1) VDS_HS_TH = b1000, VDS_LS_TH = b1000 |

128

#### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                              | Symbol                                                                         | Values |      |       | Unit | Note or condition                                                           |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------|------|-------|------|-----------------------------------------------------------------------------|
|                                                                        |                                                                                | Min.   | Тур. | Max.  |      |                                                                             |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b1001 | V <sub>VDS_HS_TH_b1</sub><br><sub>001</sub> , V <sub>VDS_LS_T</sub><br>H_b1001 | 0.508  | 0.55 | 0.592 | V    | 1) VDS_HS_TH = b1001, VDS_LS_TH = b1001                                     |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b1010 | V <sub>VDS_HS_TH_b1</sub><br><sub>010</sub> , V <sub>VDS_LS_T</sub><br>H_b1010 | 0.556  | 0.60 | 0.644 | V    | 1) VDS_HS_TH = b1010, VDS_LS_TH = b1010                                     |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b1011 | V <sub>VDS_HS_TH_b1</sub><br><sub>011</sub> , V <sub>VDS_LS_T</sub><br>H_b1011 | 0.605  | 0.65 | 0.695 | V    | 1) VDS_HS_TH = b1011, VDS_LS_TH = b1011                                     |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b1100 | V <sub>VDS_HS_TH_b1</sub> <sub>100</sub> , V <sub>VDS_LS_T</sub> H_b1100       | 0.744  | 0.80 | 0.856 | V    | VDS_HS_TH = b1100, VDS_LS_TH = b1100                                        |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b1101 | V <sub>VDS_HS_TH_b1</sub> 101, V <sub>VDS_LS_T</sub> H_b1101                   | 0.937  | 1.00 | 1.063 | V    | 1) VDS_HS_TH = b1101, VDS_LS_TH = b1101                                     |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b1110 | V <sub>VDS_HS_TH_b1</sub> <sub>110</sub> , V <sub>VDS_LS_T</sub> H_b1110       | 1.415  | 1.50 | 1.585 | V    | 1) VDS_HS_TH = b1110, VDS_LS_TH = b1110                                     |
| VDS comparator<br>threshold target<br>voltage,<br>VDS_xS_TH =<br>b1111 | V <sub>VDS_HS_TH_b1</sub> 111, V <sub>VDS_LS_T</sub> H_b1111                   | 1.890  | 2.00 | 2.110 | V    | VDS_HS_TH = b1111, VDS_LS_TH = b1111                                        |
| VDS comparator<br>propagation<br>delay                                 | t <sub>VDS_CMP_PRO</sub>                                                       | _      | _    | 250   | ns   | 1) V <sub>VDS_xS_TH</sub> = 200 mV and overdrive 100 mV at comparator input |
| Digital blanking<br>time target                                        | t <sub>VDS_BLANK</sub>                                                         | 1.0    | _    | 5.0   | μs   | 1) Programmable via SPI                                                     |
| Digital blanking<br>time accuracy                                      | $\Delta t_{\text{VDS\_BLANK}}$                                                 | _      | 10   | -     | ns   | 1)                                                                          |

### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                     | Symbol                             | Values  |      |      | Unit | Note or condition                                                                                                                                            |
|-----------------------------------------------|------------------------------------|---------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               |                                    | Min.    | Тур. | Max. |      |                                                                                                                                                              |
| Digital filter<br>time target                 | t <sub>VDS_FILTER</sub>            | 1.0     | _    | 5.0  | μs   | 1) Programmable via SPI                                                                                                                                      |
| Digital filter time accuracy                  | $\Delta t_{ m VDS\_FILTER}$        | _       | 10   | _    | ns   | 1)                                                                                                                                                           |
| Filter timer<br>reset off time                | t <sub>FLT_RESET_OFF</sub>         | -       | 100  | -    | ns   | 1) Comparator must be low for this time for filter to reset and therefore fault not to trigger. 1 V threshold, 1 V overdrive (highly dependent on overdrive) |
| SHx maximum slew rate                         | SR <sub>SHx</sub>                  | _       | -    | 5    | V/ns | 1)                                                                                                                                                           |
| SHx pin current                               | I <sub>SHx</sub>                   | -600    | _    | 500  | μΑ   | 1) See Chapter 4.6                                                                                                                                           |
| Analog to Digita                              | l Converter (A                     | DC)     |      | 1    |      | •                                                                                                                                                            |
| ADC resolution                                | ADC <sub>RES</sub>                 | _       | 7    | _    | bits | -                                                                                                                                                            |
| ADC gain error                                | $arepsilon_{	ext{ADC\_GAIN\_ERR}}$ | -1.05   | -    | 1.05 | %    | -                                                                                                                                                            |
| ADC offset error                              | $arepsilon_{	ext{ADC\_OFFS\_ERR}}$ | -2      | _    | 2    | LSB  | -                                                                                                                                                            |
| ADC conversion time                           | t <sub>CONV</sub>                  | _       | 1.28 | _    | μs   | -                                                                                                                                                            |
| Digital inputs (I                             | NHx, INLx, SC                      | LK, nSC | S)   |      |      | ·                                                                                                                                                            |
| Input logic low voltage, DVDD = 3.3 V         | V <sub>INPUT_IL_3.3V</sub>         | _       | _    | 0.8  | V    | DVDD = 3.3 V. Applies also to nBRAKE function in VSENSE/nBRAKE pin                                                                                           |
| Input logic low voltage, DVDD = 5 V           | V <sub>INPUT_IL_5V</sub>           | _       | -    | 1.8  | V    | DVDD = 5 V. Applies also to nBRAKE function in VSENSE/nBRAKE pin                                                                                             |
| Input logic high voltage, DVDD = 3.3 V        | V <sub>INPUT_IH_3.3V</sub>         | 1.8     | -    | -    | -    | DVDD = 3.3 V. Applies also to nBRAKE function in VSENSE/nBRAKE pin                                                                                           |
| Input logic high voltage, DVDD = 5 V          | V <sub>INPUT_IH_5V</sub>           | 3.0     | -    | -    | V    | DVDD = 5 V. Applies also to nBRAKE function in VSENSE/nBRAKE pin                                                                                             |
| Internal pull-<br>down resistor to<br>GND     | R <sub>PD_DIG</sub>                | _       | 200  | -    | kΩ   | Applies to INHx, INLx and SCLK pins                                                                                                                          |
| Internal pull-up<br>resistor to<br>DVDD, nSCS | R <sub>PU_nSCS</sub>               | _       | 200  | -    | kΩ   | -                                                                                                                                                            |

#### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                   | Symbol                      | Values |               |      | Unit | Note or condition                                                                                                                                                   |
|-------------------------------------------------------------|-----------------------------|--------|---------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                             |                             | Min.   | Тур.          | Max. |      |                                                                                                                                                                     |
| Digital inputs (C                                           | E, EN_DRV)                  |        |               |      |      | '                                                                                                                                                                   |
| Internal pull-<br>down resistor to<br>GND, CE               | R <sub>PD_CE</sub>          | 350    | 625           | 850  | kΩ   | _                                                                                                                                                                   |
| Internal pull-<br>down resistor to<br>GND, EN_DRV           | R <sub>PD_EN_DRV</sub>      | _      | 500           | _    | kΩ   | -                                                                                                                                                                   |
| CE threshold<br>voltage rising                              | V <sub>CE_TH_R</sub>        | 2.7    | _             | _    | V    | $T_{\rm A}$ = -40°C to 125°C. This is the minimum CE pin voltage above which, any device (operated within operating conditions) will activate the device operation. |
| CE threshold<br>voltage falling                             | V <sub>CE_TH_F</sub>        | _      | _             | 0.6  | V    | $T_{\rm A}$ = -40°C to 125°C. This is the maximum CE pin voltage below which, any device (operated within operating conditions) will stop the device operation.     |
| CE pin sink<br>current                                      | I <sub>CE_SNK</sub>         | _      | _             | 10   | μΑ   | Current flowing into CE pin                                                                                                                                         |
| EN_DRV<br>threshold<br>voltage                              | V <sub>EN_DRV_TH</sub>      | _      | 0.5 x<br>DVDD | -    | V    | -                                                                                                                                                                   |
| EN_DRV<br>watchdog<br>function<br>threshold<br>voltage high | V <sub>EN_DRV_WD_T</sub>    | _      | 0.8 x<br>DVDD | _    | V    |                                                                                                                                                                     |
| EN_DRV<br>watchdog<br>signal threshold<br>voltage low       | V <sub>EN_DRV_WD_T</sub>    | -      | 0.2 x<br>DVDD | -    | V    | -                                                                                                                                                                   |
| EN_DRV<br>threshold<br>voltage<br>hysteresis                | V <sub>EN_DRV_TH_H</sub> ys | _      | 4             | _    | %    | Applies to $V_{\text{EN\_DRV\_TH}}$ , $V_{\text{EN\_DRV\_WD\_THH}}$ and $V_{\text{EN\_DRV\_WD\_THL}}$ thresholds                                                    |
| Digital output (ı                                           | nFAULT)                     |        |               |      |      |                                                                                                                                                                     |
| Output logic<br>low voltage                                 | V <sub>OL</sub>             | _      | _             | 0.6  | V    | I <sub>o</sub> = 5 mA                                                                                                                                               |
| Internal pull-up<br>resistor to<br>DVDD, nFAULT             | R <sub>PU_nFAULT</sub>      | -      | 200           | -    | kΩ   | Pull up resistor for nFAULT                                                                                                                                         |

Table 21 (continued) Electrical characteristics

| Parameter                                                         | Symbol                    | Values |      |      | Unit | Note or condition                              |
|-------------------------------------------------------------------|---------------------------|--------|------|------|------|------------------------------------------------|
|                                                                   |                           | Min.   | Тур. | Max. |      |                                                |
| Digital output (S                                                 | SDO)                      |        | '    | 1    |      | ,                                              |
| Output logic<br>low voltage,<br>DVDD = 3.3 V                      | V <sub>OL_3.3V</sub>      | _      | _    | 0.7  | V    | DVDD = 3.3 V, I <sub>o</sub> = 5 mA            |
| Output logic low voltage, DVDD = 5 V                              | V <sub>OL_5V</sub>        | _      | _    | 0.9  | V    | $DVDD = 5 V, I_o = 5 mA$                       |
| Output logic<br>high voltage,<br>DVDD = 3.3 V                     | V <sub>OH_3.3V</sub>      | 2.4    | -    | -    | V    | DVDD = $3.3 \text{ V}$ , $I_0 = 5 \text{ mA}$  |
| Output logic<br>high voltage,<br>DVDD = 5 V                       | V <sub>OH_5V</sub>        | 4.1    | -    | -    | V    | DVDD = 5 V, I <sub>o</sub> = 5 mA              |
| Internal pull-<br>down resistor to<br>GND, SDO                    | R <sub>PD_SDO</sub>       | _      | 200  | -    | kΩ   | When nSCS is high                              |
| OTP programmi                                                     | ng                        | I      |      |      |      |                                                |
| OTP programming supply voltage                                    | PVDD<br>OTP_PROG          | 13     | -    | -    | V    | 1) Below this value an OTP blocking will occur |
| OTP programming temperature                                       | T <sub>OTP_PROG</sub>     | _      | -    | 150  | °C   | 1) Above this value an OTP blocking will occur |
|                                                                   |                           | I      |      |      |      |                                                |
| Watchdog<br>period for buck<br>converter<br>watchdog timer        | t <sub>WD_BUCK_T</sub>    | _      | 1.5  | _    | ms   | Not configurable                               |
| Watchdog<br>EN_DRV<br>frequency                                   | f <sub>WD_EN_DRV</sub>    | 450    | 500  | 550  | Hz   | 1)                                             |
| Overload protec                                                   | tions - gate di           | river  | •    | •    |      |                                                |
| PVDD UVLO<br>threshold rising                                     | V <sub>PVDD_UVLO_R</sub>  | 4.95   | 5.1  | 5.25 | V    | -                                              |
| PVDD UVLO<br>threshold falling                                    | V <sub>PVDD_UVLO_F</sub>  | 4.85   | 5.0  | 5.15 | V    | -                                              |
| VCCHS UVLO<br>threshold rising,<br>PVCC = 7 V<br>(table continues | V <sub>HS_UVLO_R_7V</sub> | 5.6    | 5.85 | 6.1  | V    | PVCC = 7 V                                     |

### 4 Electrical characteristics

Table 21 (continued) Electrical characteristics

| Parameter                                                        | Symbol                             | Values |        |      | Unit | Note or condition                       |
|------------------------------------------------------------------|------------------------------------|--------|--------|------|------|-----------------------------------------|
|                                                                  |                                    | Min.   | Тур.   | Max. |      |                                         |
| VCCHS UVLO<br>threshold<br>falling, PVCC = 7<br>V                | V <sub>HS_UVLO_F_7V</sub>          | 4.60   | 4.85   | 5.10 | V    | PVCC = 7 V                              |
| VCCLS UVLO<br>threshold rising,<br>PVCC = 7 V                    | V <sub>LS_UVLO_R_7V</sub>          | 6.1    | 6.45   | 6.7  | V    | PVCC = 7 V                              |
| VCCLS UVLO<br>threshold<br>falling, PVCC = 7                     | V <sub>LS_UVLO_F_7V</sub>          | 4.60   | 4.85   | 5.1  | V    | PVCC = 7 V                              |
| VCCHS UVLO<br>threshold rising,<br>PVCC = 10 V, 12<br>V or 15 V  | V <sub>HS_UVLO_R_10</sub><br>TO15V | 7.0    | 7.25   | 7.5  | V    | PVCC = 10 V, 12 V or 15 V               |
| VCCHS UVLO<br>threshold<br>falling, PVCC =<br>10 V, 12 V or 15 V | V <sub>HS_UVLO_F_10</sub><br>TO15V | 6.0    | 6.25   | 6.5  | V    | PVCC = 10 V, 12 V or 15 V               |
| VCCLS UVLO<br>threshold rising,<br>PVCC = 10 V, 12<br>V or 15 V  | V <sub>LS_UVLO_R_10</sub><br>TO15V | 7.70   | 7.95   | 8.2  | V    | PVCC = 10 V, 12 V or 15 V               |
| VCCLS UVLO<br>threshold<br>falling, PVCC =<br>10 V, 12 V or 15 V | V <sub>LS_UVLO_F_10</sub> TO15V    | 6.60   | 6.85   | 7.10 | V    | PVCC = 10 V, 12 V or 15 V               |
| Overload proted                                                  | tions - power                      | supply | system |      |      |                                         |
| VDDB UVLO<br>rising threshold                                    | V <sub>VDDB_UVLO_R</sub>           | 4.2    | 4.3    | 4.4  | V    | -                                       |
| VDDB UVLO<br>falling threshold                                   | V <sub>VDDB_UVLO_F</sub>           | 4.1    | 4.2    | 4.3  | V    | -                                       |
| VDDB OVLO<br>rising threshold                                    | V <sub>VDDB_OVLO_R</sub>           | 105    | 108    | 111  | %    | Percentage of target output value       |
| VDDB OVLO<br>falling threshold                                   | V <sub>VDDB_OVLO_F</sub>           | 101    | 105    | 107  | %    | Percentage of target output value       |
| Buck OCP<br>(inductor<br>current)<br>threshold, 500<br>kHz       | /BUCK_OCP_TH_<br>500kHz            | -      | 1.0    | _    | A    | $f_{\text{BUCK\_SW}} = 500 \text{ kHz}$ |

133

Table 21 (continued) Electrical characteristics

| Parameter                                                                       | Symbol                                 | Values |      |      | Unit | Note or condition                                                       |
|---------------------------------------------------------------------------------|----------------------------------------|--------|------|------|------|-------------------------------------------------------------------------|
|                                                                                 |                                        | Min.   | Тур. | Max. |      |                                                                         |
| Buck OCP<br>(inductor<br>current)<br>threshold, 1000<br>kHz                     | IBUCK_OCP_TH_<br>1000kHz               | -      | 1.3  | _    | A    | $f_{\rm BUCK\_SW} = 1000  \rm kHz$                                      |
| Buck OCP<br>hysteresis                                                          | I <sub>BUCK_OCP_HYS</sub>              | _      | 50   | _    | mA   | _                                                                       |
| DVDD UVLO rising threshold                                                      | V <sub>DVDD_UVLO_R</sub>               | _      | 85   | _    | %    | Percentage of target output value                                       |
| DVDD UVLO falling threshold                                                     | V <sub>DVDD_UVLO_F</sub>               | -      | 75   | -    | %    | Percentage of target output value                                       |
| DVDD OVLO rising threshold                                                      | V <sub>DVDD_OVLO_R</sub>               | -      | 110  | -    | %    | Percentage of target output value                                       |
| DVDD OVLO<br>falling threshold                                                  | V <sub>DVDD_OVLO_F</sub>               | -      | 105  | _    | %    | Percentage of target output value                                       |
| DVDD target<br>output current<br>limit                                          | I <sub>DVDD_I_LIM</sub>                | 50     | -    | 450  | mA   | Programmable via SPI                                                    |
| DVDD target<br>output current<br>limit accuracy,<br>50 mA                       | A <sub>DVDD_I_LIM_5</sub><br>0mA       | -30    | _    | 10   | %    | $T_{\rm J}$ = -40°C to 125°C, limit setting to 50 mA                    |
| DVDD target<br>output current<br>limit accuracy,<br>150 mA, 300 mA<br>or 450 mA | A <sub>DVDD_I_LIM_1</sub><br>50TO450mA | -18    | -    | 10   | %    | $T_{\rm J}$ = -40°C to 125°C, limit setting to 150 mA, 300 mA or 450 mA |
| Overtemperatu                                                                   | re protection                          |        |      |      |      |                                                                         |
| Overtemperatur<br>e warning<br>threshold                                        | T <sub>OTW_TH</sub>                    | _      | 125  | _    | °C   | Measured via internal ADC                                               |
| Overtemperatur<br>e warning<br>hysteresis                                       | T <sub>OTW_TH_HYS</sub>                | _      | 10   | -    | °C   | _                                                                       |
| Overtemperatur<br>e shut-down<br>threshold                                      | T <sub>OTS_TH</sub>                    | _      | 150  | -    | °C   | -                                                                       |
| Overtemperatur<br>e shut-down<br>hysteresis                                     | T <sub>OTS_TH_HYS</sub>                | _      | 10   | -    | °C   | -                                                                       |



Table 21 (continued) Electrical characteristics

| Parameter                     | Symbol                |      | Values |      |    | Note or condition               |
|-------------------------------|-----------------------|------|--------|------|----|---------------------------------|
|                               |                       | Min. | Тур.   | Max. |    |                                 |
| Locked rotor pro              | otection              |      |        |      |    | ·                               |
| Locked rotor detect time      | $t_{LOCK}$            | 1    | _      | 8    | S  | 1) Programmable via SPI         |
| SPI timing requi              | irements 1)           | •    | •      |      |    |                                 |
| Clock period                  | t <sub>CLK</sub>      | 77   | _      | -    | ns | -                               |
| Clock high time               | t <sub>CLKH</sub>     | 20   | -      | -    | ns | -                               |
| Clock low time                | t <sub>CLKL</sub>     | 20   | -      | -    | ns | -                               |
| SDI input data setup time     | t <sub>SET_SDI</sub>  | 10   | _      | _    | ns | -                               |
| SDI input data hold time      | t <sub>HD_SDI</sub>   | 10   | _      | _    | ns | -                               |
| SDO output<br>data delay time | t <sub>DLY_SDO</sub>  | 0    | -      | 20   | ns | SCLK high to SDO valid          |
| SDO rise and fall time        | t <sub>RF_SDO</sub>   | -    | -      | 10   | ns | -                               |
| nSCS enable time              | t <sub>EN_nSCS</sub>  | -    | _      | 50   | ns | nSCS low to SDO transition      |
| nSCS disable time             | t <sub>DIS_nSCS</sub> | -    | _      | 50   | ns | nSCS high to SDO high impedance |
| nSCS hold time                | t <sub>HD_nSCS</sub>  | 50   | _      | _    | ns | Falling SCLK to rising nSCS     |
| nSCS setup time               | t <sub>SET_nSCS</sub> | 50   | -      | _    | ns | Falling nSCS to rising SCLK     |
| nSCS sequential<br>delay time | t <sub>SEQ_nSCS</sub> | 450  | _      | _    | ns | Rising nSCS to falling nSCS     |

<sup>1)</sup> Not subject to production test.

#### 4 Electrical characteristics



Figure 52 SPI timing diagram during active mode

### 4.6 Characteristic graphs

The following graphs provide information on the behavior of the device at different conditions. This data is not subject to production test.  $T_A = 25$ °C, unless otherwise specified. All voltages are referred to ground (PGND for buck converter, charge pumps and gate driver related parameters and DGND for the rest), unless otherwise specified.



Figure 53 Power consumption on PVDD pin versus PVDD voltage during STOP state - both CE and EN\_DRV are below active thresholds



Figure 54 Figure: Power consumption on PVDD versus PVDD voltage during STANDBY state - CE is above active threshold and EN\_DRV is below



Figure 55 Power consumption on PVDD versus PVDD voltage during ACTIVE state in a typical application - both CE and EN\_DRV are above active thresholds



Figure 56 VCCLS average voltage versus VCCLS load for different PVCC configurations at PVDD 18 V, typical application with  $C_{\text{CP1(2)}} = 220 \text{ nF}$  and  $C_{\text{VCCLS}} = 1 \mu\text{F}$ , VCCHS load 20 mA



Figure 57 VCCLS average voltage versus VCCLS load for different PVCC configurations at PVDD 10 V, typical application with  $C_{\text{CP1(2)}} = 220 \text{ nF}$  and  $C_{\text{VCCLS}} = 1 \mu\text{F}$ , VCCHS load 20 mA



Figure 58 VCCLS average voltage versus VCCLS load for different PVCC configurations at PVDD 5.5 V, typical application with  $C_{\text{CP1(2)}}$  = 220 nF and  $C_{\text{VCCLS}}$  = 1  $\mu$ F, VCCHS load 20 mA



Figure 59 High-side gate driver supply (VCCHS - PVDD) average voltage versus VCCHS load for different PVCC configurations at PVDD 18 V, typical application with  $C_{\text{CP1(2)}}$  = 220 nF and  $C_{\text{VCCHS}}$  = 1  $\mu$ F, VCCLS load 20 mA



Figure 60 High-side gate driver supply (VCCHS - PVDD) average voltage versus VCCHS load for different PVCC configurations at PVDD 10 V, typical application with  $C_{\text{CP1(2)}}$  = 220 nF and  $C_{\text{VCCHS}}$  = 1  $\mu$ F, VCCLS load 20 mA



Figure 61 High-side gate driver supply (VCCHS - PVDD) average voltage versus VCCHS load for different PVCC configurations at PVDD 5.5 V, typical application with  $C_{\text{CP1(2)}}$  = 220 nF and  $C_{\text{VCCHS}}$  = 1  $\mu$ F, VCCLS load 20 mA



Figure 62 DVDD 3.3 V output voltage versus DVDD load at different temperatures



Figure 63 DVDD 5 V output voltage versus DVDD load at different temperatures



Figure 64 Buck converter average output voltage (VDDB) versus PVDD voltage. Typical configuration, VDDB load 200 mA, buck converter switching frequency 500 kHz



Figure 65 Buck converter average output voltage (VDDB) versus VDDB load (I<sub>VDDB</sub>) for different PVCC and buck switching frequency operations. Typical configuration



Figure 66 SHx pin current versus SHx voltage, with 18 V PVDD and VDS comparator threshold voltages of 0.1 V, 0.5 V and 2 V, OFF state diagnostics and VDS sensors enabled



Figure 67 SHx pin current versus SHx voltage, with 36 V PVDD and VDS comparator threshold voltages of 0.1 V, 0.5 V and 2 V, OFF state diagnostics and VDS sensors enabled



Figure 68 SHx pin current versus SHx voltage, with 18 V PVDD and VDS comparator threshold voltage 2 V, OFF state diagnostics and VDS sensors enabled



Figure 69 SHx pin current versus SHx voltage, with 36 V PVDD and VDS comparator threshold voltage 2 V, OFF state diagnostics and VDS sensors enabled



## 5 Application information

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

## 5.1 Recommended external components

6EDL7151 requires some external components for proper operation. Recommended components and values are listed in Table 22.

Table 22 Recommended external components

| Element              | Pin1          | Pin2   | Recommended value                                              | Rating                                                                                | Note                                                                 |
|----------------------|---------------|--------|----------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| $C_{\text{PVDD}}$    | PVDD          | PGND   | 4.7 μF                                                         | According to PVDD                                                                     | -                                                                    |
| $C_{DVDD}$           | DVDD          | DGND   | 10 μF and 0.1 μF                                               | 16 V                                                                                  | According to MCU or other ICs' specifications                        |
| C <sub>VCCHS</sub>   | VCCHS         | PVDD   | 1 μF < C <sub>VCCHS</sub> < 2.2 μF                             | 25 V if connected to<br>PVDD or according<br>to (PVDD + PVCC) if<br>connected to PGND | Depending on VCCHS ripple and start-up requirements                  |
| C <sub>VCCLS</sub>   | VCCLS         | PGND   | 1 μF < C <sub>VCCLS</sub> < 4.7 μF                             | 25 V                                                                                  | Depending on VCCLS ripple and start-up requirements                  |
| $C_{CP1}$            | CP1H          | CP1L   | 220 nF < $C_{CP1}$ < 1 $\mu$ F                                 | 25 V                                                                                  | 0.47 μF recommended                                                  |
| C <sub>CP2</sub>     | CP2H          | CP2L   | 220 nF < C <sub>CP2</sub> < 1 μF                               | According to PVDD                                                                     | 0.47 μF recommended                                                  |
| L <sub>BUCK</sub>    | PH            | VDDB   | 22 µH                                                          | According to max expected peak current - (device limit                                | 500 kHz configuration                                                |
|                      |               |        | 10 μΗ                                                          |                                                                                       | 1 MHz configuration                                                  |
|                      | VDDB          | DCND   | 47 μF                                                          | / <sub>BUCK_OCP_TH</sub> )                                                            | 500 kHz configuration                                                |
| $C_{\text{VDDB}}$    | VDDB          | PGND   |                                                                | 10 0                                                                                  |                                                                      |
|                      |               |        | 47 μF                                                          |                                                                                       | 1 MHz configuration                                                  |
| R <sub>SENSE</sub>   | VSENSE/nBRAKE | DGND   | $R_{\text{SENSE}} = 3.3  k\Omega \Rightarrow$<br>DVDD = 3.3  V | _                                                                                     | Selects DVDD 3.3 V or 5<br>V respectively. Tolerance<br>5% or better |
|                      |               |        | $R_{SENSE} = 10  k\Omega \Rightarrow$<br>DVDD = 5  V           |                                                                                       |                                                                      |
|                      |               |        | Diode for nBRAKE (see Chapter 5.3)                             |                                                                                       |                                                                      |
| R <sub>CS_GAIN</sub> | CS_GAIN/AZ    | DGND   | See Table 9 for gain programming                               | _                                                                                     | 1% tolerance is recommended                                          |
| R <sub>AZ</sub>      | CS_GAIN/AZ    | DVDD   | 1 kΩ - 10 kΩ                                                   | -                                                                                     | Pull up to DVDD. Diode may be required (see Chapter 3.10.3)          |
| R <sub>nFAULT</sub>  | nFAULT        | DVDD   | 1 kΩ - 10 kΩ                                                   | -                                                                                     | -                                                                    |
| $R_{DRAIN}$          | PVDD          | VDRAIN | 2 kΩ                                                           | _                                                                                     | _                                                                    |

**(infineon** 

5 Application information

## 5.2 PCB layout recommendations

Layout is critical to ensure high quality signals and sensing. Different recommendations are provided in this section for the best electrical, thermal and EMI results.

### 5.2.1 Grounding and supply

PGND is the ground used for the following sections in 6EDL7151:

- Buck converter
- Charge pumps
- · Gate drivers for low-side and high-side

DGND is used for:

- DVDD linear regulator
- Digital logic
- Current sense amplifiers

It is recommended to cover the PGND-referred components with PGND solid planes and DGND-referred components with DGND solid plane, also ensure that there is no overlap between PGND and DGND planes to prevent cross-coupling.

However, PGND and DGND have be connected to the same electrical potential and must be connected to each other in one place in the PCB, and the location depends on many factors. Sometimes close to the negative (return) of the supply or battery can lead to the best results.

Decoupling capacitors for supply pin (PVDD) should be as close as possible to the PVDD pin and PGND pin. It can as well be helpful to add a small 0.1 µF capacitor for high frequency glitches suppression.

Generally speaking, shielding of critical signals like gate and sensing signals is important to prevent noise coupling and injection from other noisy areas. If the battery voltage is expected to drop transiently close to the UVLO level of PVDD, it is recommended to have large capacitors that can maintain the supply voltage during those transients. Alternatively, a diode (for example, a Schottky diode) can be used in series with PVDD and before the PVDD decoupling capacitors. This can prevent the PVDD decoupling capacitors from discharging to the battery (or other power supply) if the battery voltage briefly drops below the PVDD UVLO level of the 6EDL7151.

Similarly, CE signal might be affected by these transients if it is derived from the battery voltage with a resistor divider. It is a good practice to add a small capacitor close to CE pin to ensure these noises do not switch off the device. However, the current consumption of CE pin is extremely low. So the device might stay on for a long period if the CE pin is the only way to discharge the CE capacitor after the battery is switched off. Then it will be useful to design a discharge path in case this causes a problem.

### 5.2.2 Thermal design

Datasheet

Depending on the configurations of the device and the usage of the different integrated power converters like synchronous buck, DVDD LDO and charge pumps, the device presents different power losses that translate into self-heating. For example, the user can choose the DVDD LDO output voltage to 5 V instead of 3.3 V to reduce the losses of the LDO module. Another example, the buck converter output voltage (which is the input for the DVDD LDO), can be configured according to the gate driving voltage needs. If gate driving voltage 12 V and 15 V are not required, the user can configure the buck converter to produce 7 V output voltage, reducing the losses as well in the LDO when compared with the standard case 8 V.

To dissipate the generated heat to the PCB, it is critical to have a solid connection of the device exposed pad to the PCB thermal pad (DGND pad). It is also highly recommended to have a good amount of thermal vias that can transfer the heat from the thermal pad to the PCB efficiently. An example is presented in Figure 70.

As a general rule, thicker PCB layers (copper thickness 2 oz/ft<sup>2</sup> that is 70  $\mu$ m, or above) can help to dissipate the heat generated by the device faster.

### 5.2.3 Buck converter and DVDD linear regulator

The relatively high switching frequency and high voltage switching (PVDD to PGND) of the buck converter makes it a sensitive block in the device and need extra attention during the design phase.



The main goal is to reduce the buck switching loop (PH-Inductor-Capacitor-VDDB) as much as possible. In 6EDL7151, most elements in the synchronous buck, like the external diode, the low-side MOSFET as well as the feedback or reference resistors, are integrated to mitigate the EMI emissions.

Apart from the loop itself, it is very important to reduce the PH traces to the shortest and avoid any large copper amount in the inductor connection. This PH node is switching with an amplitude of PVDD voltage at high frequency and therefore can be a source of noise to other elements, so this trace must be as far as possible from sensitive analog sensing like current sensing.

Figure 70 shows a possible buck converter layout with minimized PH trace and buck loop area.



Figure 70 Buck converter layout recommendation, PH trace and buck loop area (highlighted in yellow) must be minimized

DVDD linear regulator must be decoupled with capacitors placed as close as possible to the DVDD pin and connect as short as possible to DGND on the other terminal. MCU and other components supplied by DVDD voltage are recommended to use additional local decoupling capacitors at those components. This is helpful to suppress the noise captured by the routing of those traces.

### 5.2.4 Gate driver and charge pumps

Maintain gate signals as symmetric as possible including symmetry between phases (similar length for phase A, B and C) to minimize the propagation delay mismatches. Keep gate current loops as short as possible and try to have as close as possible send and return signals.

The source signals of low-side SLx, are shared between source of low-side MOSFETs and top side sensing for shunt elements. It is recommended to optimize for the current sensing (symmetric tap of shunt terminal and parallel routing till current sense inputs), however, if current sense is not used, optimizing for gate driver performance is a good option.

Charge pump loops should be as small as possible, the charge pump flying capacitors must be placed close to the pins 19, 20, 21 and 22. Similar for the tank capacitors in VCCHS (pin 24) and VCCLS (pin 23). It is possible to place some of these capacitors in different layers as long as the distance to the device is the shortest possible.

The VDRAIN signal can be connected to the high-side drain where the signal is quiet and easy to access, ideally routing in a low noise PCB section or shielding the signal properly.

Figure 71 shows an example of the 6EDL7151 layout highlighting the gate driver signals and the current sensing in a three-phase inverter with dual MOSFETs.

Gate resistor  $R_{\rm g}$  may be used. However, the user must know that the slew rate control of 6EDL7151 provides a new approach to fine tune the MOSFET switching speed in a programmable manner. Having  $R_{\rm g}$  resistors adds additional voltage drops between the 6EDL7151 and the gate of the MOSFET. Similarly, snubber elements (in parallel with MOSFETs) and bypass capacitors (high-side drain to low-side source) in the inverter may be used. Nevertheless, the flexibility of the slew rate control of the 6EDL7151 allows the user to remove those external components specially in a

147

Rev. 1.0



high-density PCB layout, so that more space can be used for the power section, for example, for better heat distribution in the PCB. It also minimizes the BOM.



Figure 71 Gate driver and current sensing layout example. Signals are routed in a middle layer

### 5.2.5 Current sensing

RC filter at SLx and CSNx is not preferred and hence must be done with care. Resistors R1 and R2 as shown in Figure 72 introduce unexpected voltage drops due to amplifier bias current and/or gate driver current, which affect the  $R_{\rm SHUNT}$  current sensing accuracy. R1 also limits the current of low-side (LS) gate driver and acts in fact as a  $R_{\rm g}$  resistor. A parallel capacitor (C1 as shown below) between SLx and CSNx can be used. This can increase switching noise during MOSFET switching, at the same time improve steady state value. Larger capacitor values will accentuate this effect. Depending on application this value can be adjusted. The parallel capacitor should be close to the SLx and CSNx inputs pins on PCB and values between 100 pF to 1 nF can be a good starting point.

It is strongly recommended to use RC filter between current sense amplifier outputs (CSOx) and the ADC inputs in the MCU. Typical cut off frequency of 1 MHz can be a good compromise between filtering capability and dynamic behavior, but the user must decide depending on overall performance target.

Kelvin connection of shunt resistor is highly recommended as shown in Figure 71. Traces of SLx and CSNx are routed in a middle layer in this case and covered with solid ground planes.



Figure 72 Current sense amplifier input filtering

**i**nfineon

5 Application information

## 5.3 Typical applications

Hall sensors can be directly connected to 6EDL7151 inputs INLA, INLB and INLC. An example configuration of this solution is presented in Figure 73. In this case, 6EDL7151 is configured to 1PWM mode with Hall sensors for trapezoidal control. A signal "Direction" is generated by MCU GPIO to change the motor turning direction. SPI interface allows the programming of 6EDL7151. MCU supply voltage DVDD is set to 5 V by using the  $R_{\rm SENSE}$  resistor.

Figure 74 shows an alternative application with 6PWM mode. It illustrates a typical sensorless control for BLDC motors. DVDD is programmed via OTP configuration (SPI register) and can be configured to either 3.3 V or 5 V. All three integrated current sense amplifiers are used and their outputs are connected to MCU to measure the current flowing through the shunt resistors for proper motor control. The nFAULT signal reports any malfunction occurring in 6EDL7151 and MCU can brake the motor by pulling down the nBRAKE pin when necessary.



Figure 73 Example schematic for trapezoidal control of BLDC motors using 1PWM mode with Hall sensors and single shunt current measurement





Figure 74 Example schematic for sensorless control of BLDC motors using 6PWM mode and three-shunt current measurement

infineon

6 ESD protection and pin diagram

## 6 ESD protection and pin diagram

The following diagrams show the ESD protections and internal diagrams of different pins.



Figure 75 ESD protection diagram for power supply related pins



Figure 76 Pin diagram for gate driver output pins



Figure 77 ESD protection and pin diagram for digital pins active high



#### 6 ESD protection and pin diagram



Figure 78 ESD protection and pin diagram for digital pins active low



Figure 79 ESD protection and pin diagram for CE pin



#### 6 ESD protection and pin diagram



Figure 80 ESD protection and pin diagram for EN\_DRV pin



Figure 81 ESD protection and pin diagram for VSENSE/nBRAKE and CS\_GAIN/AZ pins



#### 6 ESD protection and pin diagram



Figure 82 ESD protection and pin diagram for current sense amplifier related pins

7 Package information

#### **Package information** 7



155

Figure 83 PG-VQFN-48-78 package outline

Rev. 1.0



#### 7 Package information



Figure 84 PG-VQFN-48-78 PCB footprint dimensions

### **Green product (RoHS compliant)**

To meet the worldwide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e. Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). Further information on packages: https://www.infineon.com/packages

## 6EDL7151



8 Revision history

# 8 Revision history

| Revision | Date       | Changes         |
|----------|------------|-----------------|
| 1.0      | 2024-05-28 | Initial release |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-05-28 Published by Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference IFX-bux1710506559272

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.