## **74ABT00**

# Quad 2-input NAND gate Rev. 3 — 11 August 2016

Product data sheet

#### 1. **General description**

The 74ABT00 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT00 is a quad 2-input NAND gate.

#### **Features and benefits** 2.

- Latch-up protection exceeds 500 mA per JESD78B class II level A
- ESD protection:
  - ♦ HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Multiple package options
- Specified from -40 °C to +85 °C

#### **Ordering information** 3.

Table 1. **Ordering information** 

| 74ABT00DB | Package           |         |                                                                        |          |  |  |  |  |  |  |  |  |
|-----------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|--|
|           | Temperature range | Name    | Description                                                            | Version  |  |  |  |  |  |  |  |  |
| 74ABT00D  | −40 °C to +85 °C  | SO14    | plastic small outline package; 14 leads; body width 3.9 mm             | SOT108-1 |  |  |  |  |  |  |  |  |
| 74ABT00DB | −40 °C to +85 °C  | SSOP14  | plastic shrink small outline package; 14 leads; body width 5.3 mm      | SOT337-1 |  |  |  |  |  |  |  |  |
| 74ABT00PW | –40 °C to +85 °C  | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 |  |  |  |  |  |  |  |  |



## **Quad 2-input NAND gate**

## 4. Functional diagram



## 5. Pinning information

#### 5.1 Pinning



#### 5.2 Pin description

Table 2. Pin description

| Symbol   | Pin          | Description    |
|----------|--------------|----------------|
| 1A to 4A | 1, 4, 9, 12  | data input     |
| 1B to 4B | 2, 5, 10, 13 | data input     |
| 1Y to 4Y | 3, 6, 8, 11  | data output    |
| GND      | 7            | ground (0 V)   |
| Vcc      | 14           | supply voltage |

**Quad 2-input NAND gate** 

## 6. Functional description

Table 3. Function table[1]

| Input |    | Output |
|-------|----|--------|
| nA    | nB | nY     |
| L     | X  | Н      |
| X     | L  | Н      |
| Н     | Н  | L      |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care.

## 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions           |     | Min  | Max  | Unit |
|------------------|-------------------------|----------------------|-----|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                      |     | -0.5 | +7.0 | V    |
| VI               | input voltage           |                      | [1] | -1.2 | +7.0 | V    |
| Vo               | output voltage          | output HIGH or LOW   | [1] | -0.5 | +5.5 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < 0 V |     | -18  | -    | mA   |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < 0 V |     | -50  | -    | mA   |
| Io               | output current          | output in LOW-state  |     | -    | 40   | mA   |
| Tj               | junction temperature    |                      | [2] | -    | 150  | °C   |
| T <sub>stg</sub> | storage temperature     |                      |     | -65  | +150 | °C   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 8. Recommended operating conditions

Table 5. Operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                           | Conditions  | Min | Тур | Max             | Unit |
|------------------|-------------------------------------|-------------|-----|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      |             | 4.5 | -   | 5.5             | V    |
| VI               | input voltage                       |             | 0   | -   | V <sub>CC</sub> | V    |
| $V_{IH}$         | HIGH-level input voltage            |             | 2.0 | -   | -               | V    |
| $V_{IL}$         | LOW-level input voltage             |             | -   | -   | 0.8             | V    |
| I <sub>OH</sub>  | HIGH-level output current           |             | -15 | -   | -               | mA   |
| I <sub>OL</sub>  | LOW-level output current            |             | -   | -   | 20              | mA   |
| Δt/ΔV            | input transition rise and fall rate |             | 0   | -   | 5               | ns/V |
| T <sub>amb</sub> | ambient temperature                 | in free air | -40 | -   | +85             | °C   |

<sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

**Quad 2-input NAND gate** 

## 9. Static characteristics

Table 6. Static characteristics

| Symbol           | Parameter                   | Conditions                                                                                               |      | 25 °C |      | -40 °C 1 | to +85 °C | Unit |
|------------------|-----------------------------|----------------------------------------------------------------------------------------------------------|------|-------|------|----------|-----------|------|
|                  |                             |                                                                                                          | Min  | Тур   | Max  | Min      | Max       |      |
| V <sub>IK</sub>  | input clamping voltage      | $V_{CC} = 4.5 \text{ V}; I_{IK} = -18 \text{ mA}$                                                        | -1.2 | -0.9  | -    | -1.2     | -         | V    |
| V <sub>OH</sub>  | HIGH-level output voltage   | $V_{CC} = 4.5 \text{ V}; I_{OH} = -15 \text{ mA};$<br>$V_I = V_{IL} \text{ or } V_{IH}$                  | 2.5  | 2.9   | -    | 2.5      | -         | V    |
| V <sub>OL</sub>  | LOW-level output voltage    | $V_{CC}$ = 4.5 V; $I_{OL}$ = 20 mA; $V_I$ = $V_{IL}$ or $V_{IH}$                                         | -    | 0.35  | 0.5  | -        | 0.5       | V    |
| I <sub>I</sub>   | input leakage current       | V <sub>CC</sub> = 5.5 V; V <sub>I</sub> = GND or 5.5 V                                                   | -    | ±0.01 | ±1.0 | -        | ±1.0      | μΑ   |
| I <sub>OFF</sub> | power-off leakage current   | $V_{CC} = 0 \text{ V}; \text{ V}_{I} \text{ or } \text{V}_{O} \le 4.5 \text{ V}$                         | -    | ±5.0  | ±100 | -        | ±100      | μΑ   |
| I <sub>CEX</sub> | output high leakage current | HIGH-state; $V_O = 5.5 \text{ V}$ ; $V_{CC} = 5.5 \text{ V}$ ; $V_I = GND \text{ or } V_{CC}$            | -    | 5.0   | 50   | -        | 50        | μА   |
| Io               | output current              | $V_{CC} = 5.5 \text{ V}; V_{O} = 2.5 \text{ V}$                                                          | _50  | -75   | -180 | -50      | -180      | mA   |
| I <sub>CC</sub>  | supply current              | $V_{CC} = 5.5 \text{ V}; V_I = \text{GND or } V_{CC}$                                                    | -    | 2     | 50   | -        | 50        | μΑ   |
| Δl <sub>CC</sub> | additional supply current   | per input pin; V <sub>CC</sub> = 5.5 V;<br>one input at 3.4 V;<br>other inputs at V <sub>CC</sub> or GND | 1 -  | 0.25  | 500  | -        | 500       | μΑ   |
| C <sub>I</sub>   | input capacitance           | V <sub>I</sub> = 0 V or V <sub>CC</sub>                                                                  | -    | 3     | -    | -        | -         | pF   |

<sup>[1]</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

## 10. Dynamic characteristics

**Table 7. Dynamic characteristics** GND = 0 V; for test circuit, see <u>Figure 7</u>.

| Symbol             | Parameter                     | Conditions                 | 25 °C | 25 °C; V <sub>CC</sub> = 5.0 V |     |     | -40 °C to +85 °C;<br>V <sub>CC</sub> = 5.0 V ± 0.5 V |    |  |  |  |
|--------------------|-------------------------------|----------------------------|-------|--------------------------------|-----|-----|------------------------------------------------------|----|--|--|--|
|                    |                               |                            | Min   | Тур                            | Max | Min | Max                                                  |    |  |  |  |
| t <sub>PLH</sub>   | LOW to HIGH propagation delay | nA, nB to nY; see Figure 6 | 1.0   | 2.5                            | 3.6 | 1.0 | 4.1                                                  | ns |  |  |  |
| t <sub>PHL</sub>   | HIGH to LOW propagation delay | nA, nB to nY; see Figure 6 | 1.0   | 2.0                            | 2.8 | 1.0 | 3.4                                                  | ns |  |  |  |
| t <sub>sk(o)</sub> | output skew time              | [1]                        | -     | 0.4                            | 0.5 | -   | 0.5                                                  | ns |  |  |  |

<sup>[1]</sup> Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.

<sup>[2]</sup> This is the increase in supply current for each input at 3.4 V.

**74ABT00 NXP Semiconductors** 

## **Quad 2-input NAND gate**

#### 11. Waveforms



 $V_{M} = 1.5 V$ 

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage levels that occur with the output load.

Propagation delay input (nA, nB) to output (nY) and output skew time Fig 6.



#### a. Input pulse definition

Test data is given in Table 8.

R<sub>L</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

V<sub>EXT</sub> = External voltage for measuring switching times.

Test circuit for measuring switching times Fig 7.

Table 8. Test data

| Input   |                |                | Load                            | V <sub>EXT</sub> |                |                                     |
|---------|----------------|----------------|---------------------------------|------------------|----------------|-------------------------------------|
| $V_{I}$ | f <sub>i</sub> | t <sub>W</sub> | t <sub>r</sub> , t <sub>f</sub> | CL               | R <sub>L</sub> | t <sub>PHL</sub> , t <sub>PLH</sub> |
| 3.0 V   | 1 MHz          | 500 ns         | ≤ 2.5 ns                        | 50 pF            | 500 Ω          | open                                |

## 12. Package outline

#### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

0.014 0.0075

0.34

0.15

| OUTLINE  |        | REFER  | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|--------|--------|--------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC  | JEITA  | PROJECTION | 1330E DATE                      |
| SOT108-1 | 076E06 | MS-012 |        |            | <del>99-12-27</del><br>03-02-19 |

0.228

0.016

0.024

Fig 8. Package outline SOT108-1 (SO14)

0.004

0.049

74ABT00

All information provided in this document is subject to legal disclaimers.

**74ABT00 NXP Semiconductors** 

SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | b <sub>p</sub> | C            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|----------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25                  | 0.38<br>0.25   | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|--------|--------|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA  | PROJECTION | ISSUE DATE                      |
| SOT337-1 |     | MO-150 |        |            | <del>99-12-27</del><br>03-02-19 |

Package outline SOT337-1 (SSOP14) Fig 9.

74ABT00

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



| UNI | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|-----|-----------|----------------|----------------|-----------------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm  | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25                  | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

|  | OUTLINE<br>VERSION | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                 |         |
|--|--------------------|------------|--------|-------|----------|------------|---------------------------------|---------|
|  |                    | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                      |         |
|  | SOT402-1           |            | MO-153 |       |          |            | <del>99-12-27</del><br>03-02-18 |         |
|  | 501402-1           |            | MO-153 |       |          |            | 0                               | 3-02-18 |

Fig 10. Package outline SOT402-1 (TSSOP14)

74ART00

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

Quad 2-input NAND gate

## 13. Abbreviations

#### Table 9. Abbreviations

| Acronym | Description                                     |  |
|---------|-------------------------------------------------|--|
| BiCMOS  | Bipolar Complementary Metal-Oxide Semiconductor |  |
| DUT     | Device Under Test                               |  |
| ESD     | ElectroStatic Discharge                         |  |
| НВМ     | Human Body Model                                |  |
| MM      | Machine Model                                   |  |

## 14. Revision history

#### Table 10. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status             | Change notice     | Supersedes          |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|---------------------|
| 74ABT00 v.3    | 20160811                                                                                                                                    | Product data sheet            | -                 | 74ABT00 v.2         |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                               |                   | th the new identity |
|                | <ul> <li>Legal texts ha</li> </ul>                                                                                                          | ive been adapted to the new c | ompany name where | e appropriate.      |
| 74ABT00 v.2    | 19950918                                                                                                                                    | Product specification         | -                 | -                   |

**Quad 2-input NAND gate** 

## 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74ABT00

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

#### **Quad 2-input NAND gate**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

**74ABT00 NXP Semiconductors** 

#### **Quad 2-input NAND gate**

## 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 1             |
| 4    | Functional diagram 2               |
| 5    | Pinning information                |
| 5.1  | Pinning                            |
| 5.2  | Pin description 2                  |
| 6    | Functional description 3           |
| 7    | Limiting values                    |
| 8    | Recommended operating conditions 3 |
| 9    | Static characteristics 4           |
| 10   | Dynamic characteristics 4          |
| 11   | Waveforms                          |
| 12   | Package outline 6                  |
| 13   | Abbreviations9                     |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks 11                      |
| 16   | Contact information                |
| 17   | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.