# DATA SHEET

# 74ABT16646 74ABTH16646

16-bit bus transceiver/register (3-State)

Product specification Supersedes data of 1995 Aug 17 IC23 Data Handbook





# 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646

### **FEATURES**

- Independent registers for A and B buses
- Multiple Vcc and GND pins minimize switching noise
- Live insertion/extraction permitted
- Power-up 3-State
- Power-up reset
- Multiplexed real-time and stored data
- Outputs sink 64mA and source 32mA
- Latch-up protection exceeds 500mA per JEDEC Std 17
- 74ABTH16646 incorporates bus-hold data inputs which eliminate the need for external pull-up resistors to hold unused inputs
- ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model

### **DESCRIPTION**

The 74ABT16646 high–performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT16646 16-bit transceiver/register consists of two sets of bus transceiver circuits with 3-State outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes High. Output Enable ( $n\overline{OE}$ ) and Direction (nDIR) pins are provided to control the transceiver function. In the transceiver mode, data present at the high impedance port may be stored in either the A or B register or both.

The select (nSAB, nSBA) pins determine whether data is stored or transferred through the device in real-time. The nDIR determines which bus will receive data when the n $\overline{OE}$  is active Low. In the isolation mode (n $\overline{OE}$  = High), data from Bus A may be stored in the B register and/or data from Bus B may be stored in the A register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B may be driven at a time.

Two options are available, 74ABT16646 which does not have the bus-hold feature and 74ABTH16646 which incorporates the bus-hold feature.

### **QUICK REFERENCE DATA**

| SYMBOL                               | PARAMETER                       | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL    | UNIT |
|--------------------------------------|---------------------------------|-------------------------------------------------|------------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nAx to nBx | $C_L = 50pF; V_{CC} = 5V$                       | 3.3<br>2.7 | ns   |
| C <sub>IN</sub>                      | Input capacitance               | $V_I = 0V \text{ or } V_{CC}$                   | 3          | pF   |
| C <sub>I/O</sub>                     | I/O capacitance                 | $V_O = 0V$ or $V_{CC}$ ; 3-State                | 7          | pF   |
|                                      | Quiocont aupply aurrent         | Outputs disabled; V <sub>CC</sub> =5.5V         | 550        | μΑ   |
| Iccz                                 | Quiescent supply current        | Outputs low; V <sub>CC</sub> =5.5V              | 9          | mA   |

### ORDERING INFORMATION

| PACKAGES                     | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|------------------------------|-------------------|-----------------------|---------------|------------|
| 56-Pin Plastic SSOP Type III | -40°C to +85°C    | 74ABT16646 DL         | BT16646 DL    | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABT16646 DGG        | BT16646 DGG   | SOT364-1   |
| 56-Pin Plastic SSOP Type III | -40°C to +85°C    | 74ABTH16646 DL        | BH16646 DL    | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABTH16646 DGG       | BH16646 DGG   | SOT364-1   |

### **PIN DESCRIPTION**

| PIN NUMBER                                                       | SYMBOL                            | NAME AND FUNCTION                         |
|------------------------------------------------------------------|-----------------------------------|-------------------------------------------|
| 2, 55, 27, 30                                                    | 1CPAB, 1CPBA, 2CPAB, 2CPBA        | Clock input A to B / Clock input B to A   |
| 3, 54, 26, 31                                                    | 1SAB, 1SBA, 2SAB, 2SBA            | Select input A to B / Select input B to A |
| 1, 28                                                            | 1DIR, 2DIR                        | Direction control inputs                  |
| 5, 6, 8, 9, 10, 12, 13, 14<br>15, 16, 17, 19, 20, 21, 23, 24     | 1A0 – 1A7,<br>2A0 – 2A7           | Data inputs/outputs (A side)              |
| 52, 51, 49, 48, 47, 45, 44, 43<br>42, 41, 40, 38, 37, 36, 34, 33 | 1B0 – 1B7,<br>2B0 – 2B7           | Data inputs/outputs (B side)              |
| 56, 29                                                           | 1 <del>OE</del> , 2 <del>OE</del> | Output enable inputs                      |
| 4, 11, 18, 25, 32, 39, 46, 53                                    | GND                               | Ground (0V)                               |
| 7, 22, 35, 50                                                    | V <sub>CC</sub>                   | Positive supply voltage                   |

# 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646

### **PIN CONFIGURATION**

| FIN CON IGUNAL | 1011 |                 |                 |
|----------------|------|-----------------|-----------------|
|                |      | ,               |                 |
| 1DIR           |      | 56              | 1 <del>OE</del> |
| 1CPAB          | 2    | 55              | 1CPBA           |
| 1SAB           | 3    | 54              | 1SBA            |
| GND            | 4    | 53              | GND             |
| 1A0            | 5    | 52              | 1B0             |
| 1A1            | 6    | 51              | 1B1             |
| VCC            | 7    | 50              | VCC             |
| 1A2            | 8    | 49              | 1B2             |
| 1A3            | 9    | 48              | 1B3             |
| 1A4            | 10   | 47              | 1B4             |
| GND            | 11   | 46              | GND             |
| 1A5            | 12   | 45              | 1B5             |
| 1A6            | 13   | 44              | 1B6             |
| 1A7            | 14   | 43              | 1B7             |
| 2A0            | 15   | 42              | 2B0             |
| 2A1            | 16   | 41              | 2B1             |
| 2A2            | 17   | 40              | 2B2             |
| GND            | 18   | 39              | GND             |
| 2A3            | 19   | 38              | 2B3             |
| 2A4            | 20   | 37              | 2B4             |
| 2A5            | 21   | 36              | 2B5             |
| VCC            | 22   | 35              | VCC             |
| 2A6            | 23   | 34              | 2B6             |
| 2A7            | 24   | 33              | 2B7             |
| GND            | 25   | 32              | GND             |
| 2SAB           | 26   | 31              | 2SBA            |
| 2CPAB          | 27   | 30              | 2CPBA           |
| 2DIR           | 28   | 29              | 2 <del>0E</del> |
|                | SH00 | <b>-</b><br>026 |                 |
|                |      |                 |                 |

### **FUNCTION TABLE**

|        |        | INPUTS      | 3           |        |        | DATA                | A I/O               | OPERATING MODE                                      |
|--------|--------|-------------|-------------|--------|--------|---------------------|---------------------|-----------------------------------------------------|
| nŌĒ    | nDIR   | nCPAB       | nCPBA       | nSAB   | nSBA   | nAx                 | nBx                 | OPERATING MODE                                      |
| Х      | Х      | 1           | Х           | Х      | Х      | Input               | Unspecified output* | Store A, B unspecified                              |
| Х      | Х      | Х           | 1           | Х      | Χ      | Unspecified output* | Input               | Store B, A unspecified                              |
| H<br>H | X<br>X | ↑<br>H or L | ↑<br>H or L | X<br>X | X<br>X | Input               | Input               | Store A and B data<br>Isolation, hold storage       |
| L<br>L | L<br>L | X<br>X      | X<br>H or L | X<br>X | H      | Output              | Input               | Real time B data to A bus<br>Stored B data to A bus |
| L<br>L | H<br>H | X<br>H or L | X<br>X      | L<br>H | X<br>X | Input               | Output              | Real time A data to B bus<br>Stored A data to B bus |

H = High voltage level

L = Low voltage level

The data output function may be enabled or disabled by various signals at the nOE input. Data input functions are always enabled, i.e., data at the bus pins will be stored on every Low–to–High transition of the clock.

# 16-bit bus transceiver/register (3-State)

## 74ABT16646 74ABTH16646



### **LOGIC SYMBOL**



# 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646



1998 Feb 27 5

### **LOGIC DIAGRAM**



### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| lok              | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V    |
| 1                | DO and and annual              | output in Low state         | 128          | mA   |
| Гоит             | DC output current              | output in High state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

### NOTES

- 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            | LIM | UNIT            |       |
|------------------|--------------------------------------|-----|-----------------|-------|
| O T WIDOL        | TANAMETER                            | MIN | MAX             | 0,4,1 |
| V <sub>CC</sub>  | DC supply voltage                    | 4.5 | 5.5             | V     |
| V <sub>I</sub>   | Input voltage                        | 0   | V <sub>CC</sub> | V     |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |                 | V     |
| V <sub>IL</sub>  | Low-level Input voltage              |     | 0.8             | V     |
| I <sub>OH</sub>  | High-level output current            |     | -32             | mA    |
| I <sub>OL</sub>  | Low-level output current             |     | 64              | mA    |
| Δt/Δν            | Input transition rise or fall rate   | 0   | 10              | ns/V  |
| T <sub>amb</sub> | Operating free-air temperature range | -40 | +85             | °C    |

### DC ELECTRICAL CHARACTERISTICS

|                                    |                                                                        |                                                                                 |                                           |                 |                     | LIMITS |     |                 | UNIT |
|------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------|-----------------|---------------------|--------|-----|-----------------|------|
| SYMBOL                             | PARAMETER                                                              | TEST CONDITIONS                                                                 |                                           | T <sub>ai</sub> | <sub>mb</sub> = +25 | 5°C    |     | : –40°C<br>85°C |      |
|                                    |                                                                        |                                                                                 | ı                                         | MIN             | TYP                 | MAX    | MIN | MAX             |      |
| V <sub>IK</sub>                    | Input clamp voltage                                                    | $V_{CC} = 4.5V; I_{IK} = -18mA$                                                 | 一                                         |                 | -0.9                | -1.2   |     | -1.2            | V    |
|                                    |                                                                        | $V_{CC} = 4.5V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$                  | $\neg$                                    | 2.5             | 2.9                 |        | 2.5 |                 | V    |
| $V_{OH}$                           | High-level output voltage                                              | $V_{CC} = 5.0V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$                  | $\neg$                                    | 3.0             | 3.4                 |        | 3.0 |                 | V    |
|                                    |                                                                        | $V_{CC} = 4.5V$ ; $I_{OH} = -32mA$ ; $V_I = V_{IL}$ or $V_{II}$                 | 1                                         | 2.0             | 2.4                 |        | 2.0 |                 | V    |
| V <sub>OL</sub>                    | Low-level output voltage                                               | $V_{CC} = 4.5V$ ; $I_{OL} = 64mA$ ; $V_I = V_{IL}$ or $V_{IH}$                  | $\neg$                                    |                 | 0.35                | 0.55   |     | 0.55            | V    |
| $V_{RST}$                          | Power-up output voltage <sup>3</sup>                                   | $V_{CC}$ = 5.5V; $I_{O}$ = 1mA; $V_{I}$ = GND or $V_{CC}$                       |                                           |                 | 0.13                | 0.55   |     | 0.55            | V    |
| łı                                 | Input leakage current                                                  | $V_{CC} = 5.5V$ ; $V_I = GND \text{ or } 5.5V$ Con pir                          |                                           |                 | ±0.01               | ±1.0   |     | ±1.0            | μА   |
|                                    |                                                                        | $V_{CC} = 4.5V; V_I = 0.8V$                                                     | $\neg$                                    | 35              |                     |        | 35  |                 |      |
| $I_{HOLD}$                         | Bus Hold current A or B<br>Ports <sup>5</sup> 74ABTH16646              | V <sub>CC</sub> = 4.5V; V <sub>I</sub> = 2.0V                                   |                                           | <del>-</del> 75 |                     |        | -75 |                 | μΑ   |
|                                    |                                                                        | $V_{CC} = 5.5V$ ; $V_I = 0$ to $5.5V$                                           | $V_{CC} = 5.5V; V_I = 0 \text{ to } 5.5V$ |                 |                     |        |     |                 |      |
| $I_{OFF}$                          | Power-off leakage current                                              | $V_{CC} = 0.0V$ ; $V_{O} = 4.5V$ ; $V_{I} = 0.0V$ or 5.5\                       | <i>'</i>                                  |                 | ±2.0                | ±100   |     | ±100            | μΑ   |
| I <sub>PU/PD</sub>                 | Power-up/down 3-State output current <sup>4</sup>                      | $V_{CC}$ = 2.1V; $V_O$ = 0.0V or $V_{CC}$ ; $V_I$ = GND or $V_{CC}$ ; OE/OE = X |                                           |                 | ±1.0                | ±50    |     | ±50             | μА   |
| I <sub>IH</sub> + I <sub>OZH</sub> | 3-State output High current                                            | $V_{CC} = 5.5V; V_{O} = 5.5V; V_{I} = V_{IL} \text{ or } V_{IH}$                | $\neg$                                    |                 | 1.0                 | 10     |     | 10              | μА   |
| I <sub>IL</sub> + I <sub>OZL</sub> | 3-State output Low current                                             | $V_{CC} = 5.5V; V_O = 0.0V; V_I = V_{IL} \text{ or } V_{IH}$                    | $\neg$                                    |                 | -1.0                | -10    |     | -10             | μА   |
| I <sub>CEX</sub>                   | Output High leakage current                                            | $V_{CC} = 5.5V; V_{O} = 5.5V; V_{I} = GND \text{ or } V_{CC}$                   | ;                                         |                 | 5.0                 | 50     |     | 50              | μА   |
| Ιο                                 | Output current <sup>1</sup>                                            | $V_{CC} = 5.5V; V_{O} = 2.5V$                                                   | $\neg$                                    | -50             | -80                 | -180   | -50 | -180            | mA   |
| Іссн                               |                                                                        | $V_{CC}$ = 5.5V; Outputs High, $V_{I}$ = GND or $V_{CC}$                        |                                           |                 | 0.55                | 2      |     | 2               | mA   |
| I <sub>CCL</sub>                   | Quiescent supply current                                               | $V_{CC} = 5.5V$ ; Outputs Low, $V_I = GND$ or $V_I$                             | сс                                        |                 | 9                   | 19     |     | 19              | mA   |
| I <sub>CCZ</sub>                   |                                                                        | $V_{CC}$ = 5.5V; Outputs 3–State;<br>$V_{I}$ = GND or $V_{CC}$                  |                                           |                 | 0.55                | 2      |     | 2               | mA   |
| Δl <sub>CC</sub>                   | Additional supply current per input pin <sup>2</sup> 74ABT16646        | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND             |                                           |                 | 5.0                 | 50     |     | 50              | μА   |
| Δl <sub>CC</sub>                   | Additional supply current<br>per input pin <sup>2</sup><br>74ABTH16646 | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND             |                                           |                 | 200                 | 500    |     | 500             | μА   |

- 1. Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
- 2. This is the increase in supply current for each input at 3.4V.
- For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.
  This parameter is valid for any V<sub>CC</sub> between 0V and 2.0V, with a transition time of up to 100msec. From V<sub>CC</sub> = 21.V to V<sub>CC</sub> = 5V ± 10% a transition time of up to 100µsec is permitted.

5. This is the bus hold overdrive current required to force the input to the opposite logic state.

 $\begin{array}{l} \textbf{AC CHARACTERISTICS} \\ \text{GND = 0V, } t_R = t_F = 2.5 \text{ns, } C_L = 50 \text{pF, } R_L = 500 \Omega \end{array}$ 

|                                      |                                                   |          | LIMITS                                              |            |            |                                                   |            |     |
|--------------------------------------|---------------------------------------------------|----------|-----------------------------------------------------|------------|------------|---------------------------------------------------|------------|-----|
| SYMBOL                               | PARAMETER                                         | WAVEFORM | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.0V |            |            | T <sub>amb</sub> =<br>+8:<br>V <sub>CC</sub> = +5 | UNIT       |     |
|                                      |                                                   |          | MIN                                                 | TYP        | MAX        | MIN                                               | MAX        |     |
| f <sub>MAX</sub>                     | Maximum clock frequency                           | 1        | 125                                                 |            |            | 125                                               |            | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nCPAB to nBx or nCPBA to nAx | 1        | 1.5<br>1.5                                          | 3.3<br>2.7 | 4.0<br>4.1 | 1.5<br>1.5                                        | 4.9<br>4.7 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nAx to nBx or nBx to nAx     | 2        | 1.0<br>1.0                                          | 2.3<br>2.0 | 3.2<br>4.1 | 1.0<br>1.0                                        | 3.9<br>4.6 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nSAB to nBx or nSBA to nAx   | 2, 3     | 1.0<br>1.0                                          | 3.1<br>2.7 | 4.3<br>4.3 | 1.0<br>1.0                                        | 5.0<br>5.0 | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>nOE to nAx or nBx           | 5, 6     | 1.0<br>1.5                                          | 3.2<br>3.3 | 4.6<br>4.9 | 1.0<br>1.5                                        | 5.5<br>5.7 | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>nOE to nAx or nBx          | 5, 6     | 1.5<br>1.5                                          | 3.5<br>2.7 | 4.9<br>4.1 | 1.5<br>1.5                                        | 5.4<br>4.5 | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time nDIR to nAx or nBx             | 5, 6     | 1.0<br>1.5                                          | 4.1<br>4.3 | 4.8<br>4.8 | 1.0<br>1.5                                        | 5.4<br>5.6 | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>nDIR to nAx or nBx         | 5, 6     | 2.0<br>1.5                                          | 3.6<br>2.7 | 5.7<br>5.1 | 2.0<br>1.5                                        | 6.7<br>5.9 | ns  |

### **AC SETUP REQUIREMENTS**

GND = 0V,  $t_R$  =  $t_F$  = 2.5ns,  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

| SYMBOL                                   | PARAMETER                                  | WAVEFORM | T <sub>amb</sub> = | = +25°C<br>= +5.0V | $T_{amb}$ = -40 to +85°C $V_{CC}$ = +5.0V $\pm$ 0.5V | UNIT |
|------------------------------------------|--------------------------------------------|----------|--------------------|--------------------|------------------------------------------------------|------|
|                                          |                                            |          | MIN                | TYP                | MIN                                                  |      |
| $t_{s}(H)$<br>$t_{s}(L)$                 | Setup time<br>nAx to nCPAB, nBx to nCPBA   | 4        | 2.0<br>1.5         | 1.0<br>0.8         | 2.0<br>1.5                                           | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time<br>nAx to nCPAB, nBx to nCPBA    | 4        | 1.5<br>1.0         | 0.0<br>-0.7        | 1.5<br>1.0                                           | ns   |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | Pulse width, High or Low<br>nCPAB or nCPBA | 1        | 4.5<br>3.0         | 2.5<br>2.0         | 4.5<br>3.0                                           | ns   |

### **AC WAVEFORMS**

 $V_{M} = 1.5V, V_{IN} = GND \text{ to } 3.0V$ 



Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 2. Propagation Delay, nSAB to nBx or nSBA to nAx, nAx to nBx or nBx to nAx

# 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646

### **AC WAVEFORMS (Continued)**

 $V_M = 1.5V$ ,  $V_{IN} = GND$  to 3.0V



Waveform 3. Propagation Delay, nSBA to nAx or nSAB to nBx



Waveform 4. Data Setup and Hold Times



Waveform 5. 3–State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 6. 3–State Output Enable Time to Low Level and Output Disable Time from Low Level

### **TEST CIRCUIT AND WAVEFORMS**



**Test Circuit for 3-State Outputs** 

### 90% NEGATIVE **PULSE** 10% 10% tTHL (tF) tTLH (tR) tTLH (tR) tTHL (tF) AMP (V) 90% 90% POSITIVE $^{V}M$ **PULSE** tw

V<sub>M</sub> = 1.5V Input Pulse Definition

### **SWITCH POSITION**

| TEST             | SWITCH |
|------------------|--------|
| t <sub>PLZ</sub> | closed |
| $t_{PZL}$        | closed |
| All other        | open   |

### **DEFINITIONS**

R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.

 $C_L = Load$  capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.

R<sub>T</sub> = Termination resistance should be equal to Z<sub>OUT</sub> of pulse generators.

| EAMII V   | INPUT PULSE REQUIREMENTS |           |                |                |                |  |  |  |  |
|-----------|--------------------------|-----------|----------------|----------------|----------------|--|--|--|--|
| FAMILY    | Amplitude                | Rep. Rate | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> |  |  |  |  |
| 74ABT/H16 | 3.0V                     | 1MHz      | 500ns          | 2.5ns          | 2.5ns          |  |  |  |  |

SA00018

1998 Feb 27 9

# 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646

### SSOP56: plastic shrink small outline package; 56 leads; body width 7.5 mm

SOT371-1



### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      |  | EUROPEAN   | ISSUE DATE                      |
|--------------------|------------|----------|------|--|------------|---------------------------------|
|                    | IEC        | JEDEC    | EIAJ |  | PROJECTION | ISSUE DATE                      |
| SOT371-1           |            | MO-118AB |      |  |            | <del>93-11-02</del><br>95-02-04 |

1998 Feb 27 10

# 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646

TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1mm

SOT364-1



## 16-bit bus transceiver/register (3-State)

74ABT16646 74ABTH16646

### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                           |  |
|---------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                        |  |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |  |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible produ                                                        |  |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-03498

Let's make things better.

Philips Semiconductors



