# DATA SHEET

## 74ABT16823A 74ABTH16823A

18-bit bus interface D-type flip-flop with reset and enable (3-State)

Product specification Supersedes data of 1995 Sep 28 IC23 Data Handbook





# 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

## 74ABT16823A 74ABTH16823A

### **FEATURES**

- Two sets of high speed parallel registers with positive edge-triggered D-type flip-flops
- Ideal where high speed, light loading, or increased fan-in are required with MOS microprocessors
- Live insertion/extraction permitted
- Power-up 3-State
- 74ABTH16823A incorporates bus-hold data inputs which eliminate the need for external pull-up resistors to hold unused inputs
- Power-up Reset
- Output capability: +64mA/-32mA
- Latch-up protection exceeds 500mA per Jedec Std 17
- ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model

### **DESCRIPTION**

The 74ABT16823A 18-bit bus interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider data/address paths of buses carrying parity.

The 74ABT16823A has two 9-bit wide buffered registers with Clock Enable ( $n\overline{CE}$ ) and Master Reset ( $n\overline{MR}$ ) which are ideal for parity bus interfacing in high microprogrammed systems.

The registers are fully edge-triggered. The state of each D input, one set-up time before the Low-to-High clock transition is transferred to the corresponding flip-flop's Q output.

Two options are available, 74ABT16823A which does not have the bus-hold feature and 74ABTH16823A which incorporates the bus-hold feature.

## QUICK REFERENCE DATA

| SYMBOL                               | PARAMETER                       | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V  | TYPICAL    | UNIT |
|--------------------------------------|---------------------------------|--------------------------------------------------|------------|------|
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation delay<br>nCP to nQx | $C_L = 50pF; V_{CC} = 5V$                        | 2.3<br>1.9 | ns   |
| C <sub>IN</sub>                      | Input capacitance               | V <sub>I</sub> = 0V or V <sub>CC</sub>           | 4          | pF   |
| C <sub>OUT</sub>                     | Output capacitance              | V <sub>O</sub> = 0V or V <sub>CC</sub> ; 3-State | 6          | pF   |
| I <sub>CCZ</sub>                     | Quiescent supply current        | Outputs disabled; V <sub>CC</sub> = 5.5V         | 500        | μА   |
| I <sub>CCL</sub>                     | Quiosooni suppiy surront        | Outputs low; V <sub>CC</sub> = 5.5V              | 9          | mA   |

## ORDERING INFORMATION

| PACKAGES                     | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|------------------------------|-------------------|-----------------------|---------------|------------|
| 56-Pin Plastic SSOP Type III | -40°C to +85°C    | 74ABT16823A DL        | BT16823A DL   | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABT16823A DGG       | BT16823A DGG  | SOT364-1   |
| 56-Pin Plastic SSOP Type III | -40°C to +85°C    | 74ABTH16823A DL       | BH16823A DL   | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABTH16823A DGG      | BH16823A DGG  | SOT364-1   |

### PIN DESCRIPTION

| PIN NUMBER                                                               | SYMBOL                            | FUNCTION                               |
|--------------------------------------------------------------------------|-----------------------------------|----------------------------------------|
| 2, 27                                                                    | 1 <del>OE</del> , 2 <del>OE</del> | Output enable input (active-Low)       |
| 54, 52, 51, 49, 48, 47, 45, 44, 43<br>42, 41, 40, 38, 37, 36, 34, 33, 31 | 1D0-1D8<br>2D0-2D8                | Data inputs                            |
| 3, 5, 6, 8, 9, 10, 12, 13, 14<br>15, 16, 17, 19, 20, 21, 23, 24, 26      | 1Q0-1Q8<br>2Q0-2Q8                | Data outputs                           |
| 56, 29                                                                   | 1CP, 2CP                          | Clock pulse input (active rising edge) |
| 55, 30                                                                   | 1CE, 2CE                          | Clock enable input (active-Low)        |
| 1, 28                                                                    | 1MR, 2MR                          | Master reset input (active-Low)        |
| 4, 11, 18, 25, 32, 39, 46, 53                                            | GND                               | Ground (0V)                            |
| 7, 22, 35, 50                                                            | V <sub>CC</sub>                   | Positive supply voltage                |

# 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

## 74ABT16823A 74ABTH16823A





## LOGIC SYMBOL (IEEE/IEC)



## 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

## **LOGIC DIAGRAM**



## **FUNCTION TABLE**

|     |     | INPUTS |     |     | OUTPUTS   | OPERATING MODE     |  |  |
|-----|-----|--------|-----|-----|-----------|--------------------|--|--|
| nOE | nMR | nCE    | nCP | nDx | nQ0 – nQ8 | OFERATING MODE     |  |  |
| L   | L   | Х      | Х   | Х   | L         | Clear              |  |  |
| L   | Н   | L      | 1   | h   | Н         | Load and read data |  |  |
| L   | Н   | L      | 1   | I   | L         | Load and read data |  |  |
| L   | Н   | Н      | 1   | Х   | NC        | Hold               |  |  |
| Н   | Х   | Х      | Х   | Х   | Z         | High impedance     |  |  |

High voltage level

High voltage level one set-up time prior to the Low-to-High clock transition

Low voltage level one set-up time prior to the Low-to-High clock transition No change

Don't care

High impedance "off" state Low to High clock transition

Not a Low-to-High clock transition

# 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

## **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| lok              | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V    |
|                  | DC output ourrent              | output in Low state         | 128          | 0    |
| Гоит             | DC output current              | output in High state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

#### NOTES

Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.

The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            | LIM | UNIT            |      |
|------------------|--------------------------------------|-----|-----------------|------|
| STWIBOL          | PARAMETER                            | MIN | MAX             | UNIT |
| V <sub>CC</sub>  | DC supply voltage                    | 4.5 | 5.5             | V    |
| VI               | Input voltage                        | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |                 | V    |
| V <sub>IL</sub>  | Low-level input voltage              |     | 0.8             | V    |
| I <sub>OH</sub>  | High-level output current            |     | -32             | mA   |
| I <sub>OL</sub>  | Low-level output current             |     | 64              | mA   |
| Δt/Δν            | Input transition rise or fall rate   | 0   | 10              | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range | -40 | +85             | °C   |

## 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

## DC ELECTRICAL CHARACTERISTICS

|                    |                                                      |                                                                     |                                         |      |                     | LIMITS |                    |                 |      |
|--------------------|------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------|------|---------------------|--------|--------------------|-----------------|------|
| SYMBOL             | PARAMETER                                            | TEST CONDITIONS                                                     |                                         | Tai  | <sub>nb</sub> = +25 | S°C    | T <sub>amb</sub> = | : –40°C<br>85°C | UNIT |
|                    |                                                      |                                                                     |                                         | MIN  | TYP                 | MAX    | MIN                | MAX             | 1    |
| V <sub>IK</sub>    | Input clamp voltage                                  | $V_{CC} = 4.5V; I_{IK} = -18mA$                                     |                                         |      | -0.9                | -1.2   |                    | -1.2            | ٧    |
|                    |                                                      | $V_{CC} = 4.5V; I_{OH} = -3mA; V_{I} = V_{II}$                      | or V <sub>IH</sub>                      | 2.5  | 2.9                 |        | 2.5                |                 | ٧    |
| V <sub>OH</sub>    | High-level output voltage                            | $V_{CC} = 5.0V; I_{OH} = -3mA; V_I = V_{II}$                        | or V <sub>IH</sub>                      | 3.0  | 3.4                 |        | 3.0                |                 | V    |
|                    |                                                      | $V_{CC} = 4.5V; I_{OH} = -32mA; V_{I} = V_{I}$                      | <sub>IL</sub> or V <sub>IH</sub>        | 2.0  | 2.4                 |        | 2.0                |                 | V    |
| V <sub>OL</sub>    | Low-level output voltage                             | $V_{CC} = 4.5V; I_{OL} = 64mA; V_I = V_{IL}$                        | or V <sub>IH</sub>                      |      | 0.42                | 0.55   |                    | 0.55            | V    |
| V <sub>RST</sub>   | Power-up output low voltage <sup>3</sup>             | $V_{CC} = 5.5V; I_{OL} = 1mA; V_I = GNI$                            | O or V <sub>CC</sub>                    |      | 0.13                | 0.55   |                    | 0.55            | V    |
| l <sub>i</sub>     | Input leakage curent                                 | $V_{CC} = 5.5V$ ; $V_I = V_{CC}$ or GND                             | $V_{CC} = 5.5V$ ; $V_i = V_{CC}$ or GND |      |                     | ±1     |                    | ±1              | μА   |
|                    | Input leakage current                                | $V_{CC} = 5.5V$ ; $V_I = V_{CC}$ or GND                             | Control pins                            |      | ±0.01               | ±1     |                    | ±1              | μΑ   |
| I <sub>I</sub>     | 74ABTH16823A                                         | $V_{CC} = 5.5V$ ; $V_I = V_{CC}$                                    | Doto pino                               |      | 0.01                | 1      |                    | 1               | μА   |
|                    |                                                      | $V_{CC} = 5.5V; V_I = 0$                                            | Data pins                               |      | -2                  | -3     |                    | -5              | μА   |
|                    |                                                      | $V_{CC} = 4.5V; V_I = 0.8V$                                         | 35                                      |      |                     | 35     |                    |                 |      |
| I <sub>HOLD</sub>  | Bus Hold current inputs <sup>5</sup><br>74ABTH16823A | $V_{CC} = 4.5V; V_I = 2.0V$                                         | -75                                     |      |                     | -75    |                    | μΑ              |      |
|                    |                                                      | $V_{CC} = 5.5V$ ; $V_I = 0$ to 5.5V                                 |                                         | ±800 |                     |        |                    |                 |      |
| I <sub>OFF</sub>   | Power-off leakage current                            | $V_{CC} = 0.0V$ ; $V_O$ or $V_I \le 4.5V$                           |                                         |      | ±5.0                | ±100   |                    | ±100            | μΑ   |
| I <sub>PU/PD</sub> | Power-up/down 3-State output current <sup>4</sup>    | $V_{CC}$ = 2.1V; $V_O$ = 0.5V; $V_I$ = GNE $V_{OE}$ = Don't care    | or V <sub>CC</sub> ,                    |      | ±5.0                | ±50    |                    | ±50             | μΑ   |
| I <sub>OZH</sub>   | 3-State output High current                          | $V_{CC} = 5.5V; V_O = 2.7V; V_I = V_{IL} C$                         | or V <sub>IH</sub>                      |      | 1.0                 | 10     |                    | 10              | μΑ   |
| I <sub>OZL</sub>   | 3-State output Low current                           | $V_{CC} = 5.5V; V_{O} = 0.5V; V_{I} = V_{IL} c$                     | or V <sub>IH</sub>                      |      | -1.0                | -10    |                    | -10             | μΑ   |
| I <sub>CEX</sub>   | Output High leakage current                          | $V_{CC} = 5.5V; V_O = 5.5V; V_I = GNE$                              | or V <sub>CC</sub>                      |      | 50                  | 50     |                    | 50              | μА   |
| IO                 | Output current <sup>1</sup>                          | $V_{CC} = 5.5V; V_{O} = 2.5V$                                       |                                         | -50  | -80                 | -180   | <b>-</b> 50        | -180            | mA   |
| Іссн               |                                                      | $V_{CC} = 5.5V$ ; Outputs High, $V_{I} = 6$                         | SND or                                  |      | 0.5                 | 1      |                    | 1               | mA   |
| I <sub>CCL</sub>   | Quiescent supply current                             | $V_{CC} = 5.5V$ ; Outputs Low, $V_I = G$                            | ND or V <sub>CC</sub>                   |      | 9.0                 | 19     |                    | 19              | mA   |
| I <sub>CCZ</sub>   |                                                      | $V_{CC}$ = 5.5V; Outputs 3–State; $V_{I}$ = GND or $V_{CC}$         |                                         |      | 0.5                 | 1      |                    | 1               | mA   |
| Δl <sub>CC</sub>   | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND |                                         |      | 0.2                 | 1      |                    | 1               | mA   |

- 1. Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

- This is the increase in supply current for each input at 3.4V.
   For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.
   This parameter is valid for any V<sub>CC</sub> between 0V and 2.1V with a transition time of up to 10msec. From V<sub>CC</sub> = 2.1V to V<sub>CC</sub> = 5V ± 10% a transition time of up to 100µsec is permitted.

  This is the bus hold overdrive current required to force the input to the opposite logic state.

# 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

## **AC CHARACTERISTICS**

GND = 0V,  $t_R$  =  $t_F$  = 2.5ns,  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

| SYMBOL                               | PARAMETER                                   | WAVEFORM | ٦          | Γ <sub>amb</sub> = +25°(<br>V <sub>CC</sub> = +5.0\ | C<br>/     | T <sub>amb</sub> = to +<br>V <sub>CC</sub> = +5 | UNIT       |     |
|--------------------------------------|---------------------------------------------|----------|------------|-----------------------------------------------------|------------|-------------------------------------------------|------------|-----|
|                                      |                                             |          | MIN        | TYP                                                 | MAX        | MIN                                             | MAX        |     |
| f <sub>MAX</sub>                     | Maximum clock frequency                     | 1        | 140        | 190                                                 |            | 140                                             |            | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay nCP to nQx                | 1        | 1.4<br>1.2 | 2.3<br>1.9                                          | 3.2<br>2.6 | 1.4<br>1.2                                      | 3.7<br>2.9 | ns  |
| t <sub>PHL</sub>                     | Propagation delay nMR to nQx                | 2        | 2.0        | 3.3                                                 | 4.3        | 2.0                                             | 5.0        | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to High and Low level    | 4<br>5   | 1.3<br>1.2 | 2.4<br>2.1                                          | 3.2<br>2.9 | 1.3<br>1.2                                      | 3.9<br>3.4 | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time from High and Low level | 4<br>5   | 1.7<br>1.6 | 2.9<br>2.3                                          | 4.0<br>3.2 | 1.7<br>1.6                                      | 4.7<br>3.4 | ns  |

## **AC SETUP REQUIREMENTS**

GND = 0V,  $t_R$  =  $t_F$  = 2.5ns,  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

| SYMBOL                                   | PARAMETER                            | WAVEFORM | T <sub>amb</sub> =<br>V <sub>CC</sub> = | = +25°C<br>= +5.0V | $T_{amb} = -40 \text{ to } +85^{\circ}\text{C}$<br>$V_{CC} = +5.0\text{V} \pm 0.5\text{V}$ | UNIT |
|------------------------------------------|--------------------------------------|----------|-----------------------------------------|--------------------|--------------------------------------------------------------------------------------------|------|
|                                          |                                      |          | MIN                                     | TYP                | MIN                                                                                        |      |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low nDx to nCP   | 3        | 2.0<br>1.5                              | 1.3<br>0.9         | 2.0<br>1.5                                                                                 | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>nDx to nCP | 3        | 1.5<br>1.5                              | -0.9<br>-1.2       | 1.5<br>1.5                                                                                 | ns   |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | nCP pulse width<br>High or Low       | 1        | 3.3<br>3.3                              | 1.7<br>1.7         | 3.3<br>3.3                                                                                 | ns   |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low nCE to nCP   | 3        | 1.5<br>2.0                              | 0.9<br>0.9         | 1.5<br>2.0                                                                                 | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>nCE to nCP | 3        | 1.5<br>1.5                              | -0.8<br>-0.9       | 1.5<br>1.5                                                                                 | ns   |
| t <sub>w</sub> (L)                       | nMR pulse width, Low                 | 2        | 3.0                                     | 1.7                | 3.0                                                                                        | ns   |
| t <sub>rec</sub>                         | Recovery time nMR to nCP             | 2        | 2.5                                     | 1.0                | 2.5                                                                                        | ns   |

# 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.5V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time



Waveform 3. Data Setup and Hold Times



Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level

## 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

## **TEST CIRCUIT AND WAVEFORM**



## **DEFINITIONS:**

R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.
C<sub>L</sub> = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.

Termination resistance should be equal to Z<sub>OUT</sub> of pulse generators.

| FAMILY  | INPUT     | INPUT PULSE REQUIREMENTS |                |                |                |  |  |  |  |  |  |
|---------|-----------|--------------------------|----------------|----------------|----------------|--|--|--|--|--|--|
| FAMILI  | Amplitude | Rep. Rate                | t <sub>w</sub> | t <sub>R</sub> | t <sub>F</sub> |  |  |  |  |  |  |
| 74ABT16 | 3.0V      | 1MHz                     | 500ns          | 2.5ns          | 2.5ns          |  |  |  |  |  |  |

SH00022

18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

## SSOP56: plastic shrink small outline package; 56 leads; body width 7.5 mm

SOT371-1



| UNIT | A<br>max. | Α <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | рb         | O            | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE           | ٦   | Lp         | œ          | v    | v    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|------------|--------------|------------------|------------------|-------|--------------|-----|------------|------------|------|------|-----|------------------|----------|
| mm   | 2.8       | 0.4<br>0.2     | 2.35<br>2.20   | 0.25                  | 0.3<br>0.2 | 0.22<br>0.13 | 18.55<br>18.30   | 7.6<br>7.4       | 0.635 | 10.4<br>10.1 | 1.4 | 1.0<br>0.6 | 1.2<br>1.0 | 0.25 | 0.18 | 0.1 | 0.85<br>0.40     | 8°<br>0° |

## Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |                   | REFER    | ENCES | EUROPEAN | ICCUIE DATE |                                 |  |
|----------|-------------------|----------|-------|----------|-------------|---------------------------------|--|
| VERSION  | ON IEC JEDEC EIAJ |          |       |          | PROJECTION  | ISSUE DATE                      |  |
| SOT371-1 |                   | MO-118AB |       |          |             | <del>93-11-02</del><br>95-02-04 |  |

18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1mm

SOT364-1



## 18-bit bus-interface D-type flip-flop with reset and enable (3-State)

74ABT16823A 74ABTH16823A

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-03502

Let's make things better.

Philips Semiconductors



