

## GENERAL DESCRIPTION

The 830584I is a low skew, general purpose PCI-X 1-to-4 Fanout Buffer and a member of the family of High Performance Clock Solutions from IDT. Guaranteed output and part-to-part skew characteristics make the 830584I ideal for those clock distribution applications demanding well defined performance and repeatability. The 830584I is designed and characterized from -40°C to 85°C for industrial applications and is packaged in an 8 TSSOP package.

### **F**EATURES

- General purpose and PCI-X 1:4 clock buffer
- · Four single-ended LVCMOS/LVTTL clock outputs
- One single-ended LVCMOS/LVTTL clock input
- Maximum output frequency: 140MHz
- Output enable control (outputs disabled in logic low state)
- Output skew: 100ps (maximum)
- Part-to-part skew: 400ps (maximum)
- Additive phase jitter, RMS: 0.15ps (typical)
- · Space-saving 8 lead TSSOP package
- Full 3.3V operating supply mode
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) packages

## **BLOCK DIAGRAM**



## PIN ASSIGNMENT



8305841

**8-Lead TSSOP** 4.40mm x 3.0mm x 0.925mm package body

G Package Top View



### TABLE 1. PIN DESCRIPTIONS

| Number     | Name            | Туре   | Description                                                                                    |
|------------|-----------------|--------|------------------------------------------------------------------------------------------------|
| 1          | CLKIN           | Input  | Single-ended clock input reference signal. LVCMOS/LVTTL interface levels.                      |
| 2          | OE              | Input  | Output enable control input pin. See Table 3, Function Table. LVCMOS / LVTTL interface levels. |
| 3, 5, 7. 8 | Q0, Q1, Q2, Q3  | Output | Single-ended clock outputs. LVCMOS/LVTTL interface levels.                                     |
| 4          | GND             | Power  | Power supply ground.                                                                           |
| 6          | V <sub>DD</sub> | Power  | Positive supply pin.                                                                           |

### Table 2. Pin Characteristics

| Symbol           | Parameter         | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance |                 |         | 4       |         | pF    |
| R <sub>out</sub> | Output Impedance  |                 |         | 15      |         | Ω     |

### TABLE 3. FUNCTION TABLE

| Inp | Outputs |       |
|-----|---------|-------|
| OE  | CLKIN   | Q0:Q3 |
| 0   | 0       | 0     |
| 0   | 1       | 0     |
| 1   | 0       | 0     |
| 1   | 1       | 1     |



### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_{_{I}}$  -0.5 V to  $V_{_{DD}}$  + 0.5 V

Outputs,  $V_{o}$  -0.5V to  $V_{pp}$  + 0.5V

Package Thermal Impedance,  $\theta_{_{JA}}$  121.5°C/W (0 mps)

Storage Temperature,  $T_{stg}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Recommended Operating Conditions,  $V_{DD} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C

| Symbol          | Parameter                      | Test Conditions | Minimum             | Typical | Maximum             | Units |
|-----------------|--------------------------------|-----------------|---------------------|---------|---------------------|-------|
| V <sub>DD</sub> | Positive Supply Voltage        |                 | 3.0                 | 3.3     | 3.6                 | V     |
| V               | High Level Input Voltage       |                 | 0.7*V <sub>DD</sub> |         |                     | V     |
| V <sub>IL</sub> | Low Level Input Voltage        |                 |                     |         | 0.3*V <sub>DD</sub> | V     |
| V <sub>_</sub>  | Input Voltage                  |                 | 0                   |         | V                   | V     |
| I <sub>OH</sub> | High-Level Output Current      |                 |                     |         | -24                 | mA    |
| I <sub>OL</sub> | Low-Level Output Current       |                 |                     |         | 24                  | mA    |
| T <sub>A</sub>  | Operating Free-Air Temperature |                 | -40                 |         | 85                  | °C    |

Table 4B. DC Characteristics,  $V_{_{DD}} = 3.3 V \pm 0.3 V$ , Ta = -40°C to  $85^{\circ}C$ 

| Symbol          | Parameter           | Test Conditions                         | Minimum               | Typical† | Maximum | Units |
|-----------------|---------------------|-----------------------------------------|-----------------------|----------|---------|-------|
| V <sub>IK</sub> | Input Voltage       | I <sub>.</sub> = -18mA                  |                       |          | -1.2    | V     |
|                 |                     | I <sub>OH</sub> = -1mA                  | V <sub>DD</sub> - 0.2 |          |         | V     |
| V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -24mA                 | 2                     |          |         | V     |
|                 |                     | I <sub>oH</sub> = -12mA                 | 2.4                   |          |         | V     |
|                 |                     | I <sub>oL</sub> = 1mA                   |                       |          | 0.2     | V     |
| V <sub>oL</sub> | Output Low Voltage  | I <sub>oL</sub> = 24mA                  |                       |          | 0.8     | V     |
|                 |                     | I <sub>oL</sub> = 12mA                  |                       |          | 0.55    | V     |
|                 | Outrot History      | V <sub>○</sub> = 1V                     | -50                   |          |         | mA    |
| ОН              | Output High Current | V <sub>○</sub> = 1.65V                  |                       | -55      |         | mA    |
| [               | Output Low Current  | V <sub>○</sub> = 2V                     | 60                    |          |         | mA    |
| OL              | Output Low Current  | V <sub>○</sub> = 1.65V                  |                       | 70       |         | mA    |
| Ļ               | Input Current       | $V_{\parallel} = 0V \text{ or } V_{DD}$ |                       |          | ±150    | μΑ    |
| <br>  DD        | Dynamic Current     | f = 67MHz                               |                       |          | 37      | mA    |
| C <sub>i</sub>  | Input Capacitance   | $V_{I} = 0V \text{ or } V_{DD}$         |                       | 3        |         | pF    |
| C <sub>°</sub>  | Output Capacitance  | $V_{l} = 0V \text{ or } V_{pp}$         |                       | 3.2      |         | pF    |

 $<sup>^{\</sup>text{\tiny †}}\text{All typical values}$  are at respective nominal V  $_{\scriptscriptstyle \text{DD}}$  and 25°C.



**Table 5. AC Characteristics,**  $V_{dd} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C

| Symbol           | Parameter                                                                 | Test Conditions                             | Minimum | Typical | Maximum | Units |
|------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f                | Clock Frequency; NOTE 1                                                   |                                             | 0       |         | 140     | MHz   |
| tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 2                                 |                                             | 1.8     | 2.5     | 3       | ns    |
| tp <sub>н∟</sub> | Propagation Delay, High to Low;<br>NOTE 2                                 |                                             | 1.8     | 2.4     | 3       | ns    |
| tsk(o)           | Output Skew; NOTE 3, 4                                                    |                                             |         | 50      | 100     | ps    |
| tsk(p)           | Pulse Skew                                                                | 140MHz                                      |         |         | 170     | ps    |
| tsk(pr)          | Process Skew                                                              |                                             |         | 200     | 300     | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 4, 5                                              |                                             |         | 250     | 400     | ps    |
| <i>t</i> jit     | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter section | 140MHz, Integration Range:<br>10kHz – 20MHz |         | 0.15    |         | ps    |
| _                | CLK Lligh Time                                                            | 66MHz                                       | 6       |         |         | ns    |
| high             | CLK High Time                                                             | 140MHz                                      | 3       |         |         | ns    |
| _                | CLK Low Time                                                              | 66MHz                                       | 6       |         |         | ns    |
| low              | CLK LOW TITTLE                                                            | 140MHz                                      | 3       |         |         | ns    |
| t <sub>R</sub>   | Output Rise Slew Rate <sup>‡</sup>                                        | 0.2V <sub>DD</sub> to 0.6V <sub>DD</sub>    | 1.5     | 2.7     | 4       | V/ns  |
| t <sub>F</sub>   | Output Fall Slew Rate <sup>‡</sup>                                        | 0.6V <sub>DD</sub> to 0.2V <sub>DD</sub>    | 1.5     | 2.7     | 4       | V/ns  |

NOTE 5: Defined as skew between outputs on different devices operating a the same supply voltages and

with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{_{DD}}/2$ .

<sup>†</sup>All typical values are at respective nominal V<sub>DD</sub>.

†This symbol is according to PCI-X terminology.

NOTE 1: Switching characteristics over recommended ranges of supply voltages and operating free-air temperature,

C<sub>2</sub> = 10pF, V<sub>DD</sub> = 3.3V ± 0.3V.

NOTE 2: Measured from V<sub>DD</sub>/2 of the input to V<sub>DD</sub>/2 of the output.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DD</sub>/2.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



### **ADDITIVE PHASE JITTER**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels

(dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device.

This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.



# PARAMETER MEASUREMENT INFORMATION





### 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT



### **OUTPUT SKEW**



### PART-TO-PART SKEW



### PROPAGATION DELAY



| OUTPUT | DUTY | CYCLE/PULSE | WIDTH/PERIOD |
|--------|------|-------------|--------------|
|        |      |             |              |



# V<sub>tost</sub> 0.4V<sub>DD</sub> V NOTE: All parameters are according to PCI-X 1.0 specifications

Value

0.5V<sub>DD</sub>

### **OUTPUT RISE/FALL SLEW RATES**

### CLOCK WAVEFORM

Parameter



# PARAMETER MEASUREMENT INFORMATION, CONTINUED







# **APPLICATION INFORMATION**

RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

INPUTS: **OUTPUTS:** 

**OE I**NPUT

LVCMOS OUTPUTS The OE pin must be tied either HIGH or LOW. Do not leave floating. All unused LVCMOS outputs can be left floating. We recommend that there is no trace attached.

# RELIABILITY INFORMATION

Table 6.  $\theta_{_{\mathrm{JA}}}$ vs. Air Flow Table for 8 Lead TSSOP

 $\theta_{JA}$  by Velocity (Meters per Second)

0 2.5 117.3°C/W Multi-Layer PCB, JEDEC Standard Test Boards 121.5°C/W 115.3°C/W

**TRANSISTOR COUNT** 

The transistor count for 830584l is: 307



### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP



TABLE 7. PACKAGE DIMENSIONS

| SYMBOL  | Millim  | neters  |
|---------|---------|---------|
| STWIBOL | Minimum | Maximum |
| N       | 8       | 3       |
| А       |         | 1.20    |
| A1      | 0.05    | 0.15    |
| A2      | 0.80    | 1.05    |
| b       | 0.19    | 0.30    |
| С       | 0.09    | 0.20    |
| D       | 2.90    | 3.10    |
| E       | 6.40 E  | BASIC   |
| E1      | 4.30    | 4.50    |
| е       | 0.65 E  | BASIC   |
| L       | 0.45    | 0.75    |
| α       | 0°      | 8°      |
| aaa     |         | 0.10    |

Reference Document: JEDEC Publication 95, MO-153



### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking | Package                  | Shipping Packaging | Temperature   |
|-------------------|---------|--------------------------|--------------------|---------------|
| 830584AGILF       | 84AIL   | 8 lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 830584AGILFT      | 84AIL   | 8 lead "Lead-Free" TSSOP | tape & reel        | -40°C to 85°C |



|     | REVISION HISTORY SHEET |         |                                                                                                                                                                                                           |          |  |  |  |
|-----|------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
| Rev | Table                  | Page    | Description of Change                                                                                                                                                                                     | Date     |  |  |  |
| В   | T4B                    | 3       | DC Characteristics Table - corrected Input Current typo from ±5μA max. to ±150μA max.                                                                                                                     | 3/18/08  |  |  |  |
| В   | T8                     | 1<br>10 | General Description - removed ICS Chip and HiPerClockS. Ordering Information - removed ICS under Part/Order Number. Removed 2500 for Tape & Reel. Removed LF Note below table. Updated Header and Footer. | 12/16/15 |  |  |  |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.