

# **General Description**

The 894D115I-04 is a clock and data recovery circuit. The device is designed to extract the clock signal from a NRZ-coded STM-4 (OC-12/STS-12) or STM-1 (OC-3/STS-3) input data signal. The output signals of the device are the recovered clock and retimed data signals. Input and output are differential signals for best signal integrity and to support high clock and data rates. All control inputs and outputs are single-ended signals. An internal PLL is used for clock generation and recovery. An external clock input is provided to establish an initial operating frequency of the clock recovery PLL and to provide a clock reference in the absence of serial input data. The device supports a signal detect input and a lock detect output. A bypass circuit is provided to facilitate factory tests.

### **Features**

- Clock recovery for STM-4 (OC-12/STS-12) and STM-1 (OC-3/STS-3)
- Input: NRZ data (622.08 or 155.52 Mbit/s)
- Output: clock signal (622.08MHz or 155.52MHz) and retimed data signal at 622.08 or 155.52 Mbit/s
- Internal PLL for clock generation and clock recovery
- Differential inputs can accept LVPECL levels
- Differential LVDS data and clock outputs
- Lock reference input and PLL lock output
- 19.44MHz reference clock input
- Full 3.3V supply mode
- -40°C to 85°C operating temperature
- Available in lead-free (RoHS 6) package
- See 894D115I for a clock/data recovery circuit with a TSSOP EPAD package and LVPECL outputs
- See 894D115I-01 for a clock/data recovery circuit with LVPECL outputs

# **Block Diagram**



# Pin Assignment



#### 894D115I-04

20-Lead TSSOP 6.5mm x 4.4mm x 0.925mm package body G Package Top View



### **Functional Description**

The 894D115I-04 is designed to extract the clock from a NRZ-coded STM-4 (OC-12/STS-12) or STM-1 (OC-3/STS-3) input data signals. The output signals are the recovered clock and retimed data signals. The device contains an integrated PLL for clock generation and to lock the output clock to the input data stream. The PLL attempts to lock to the reference clock input (REF\_CLK) in absence of the serial data stream or if it is forced to by the control inputs LOCK\_REFN or SD. The output clock frequency is controlled by the STS12 input. The output frequency is 622.08MHz in STM-4/OC-12/STS-12 mode and 155.52MHz in STM-1/OC-3/STS-3 mode.

The 894D115I-04 will maintain an output (CLK\_OUT/ nCLK\_OUT) frequency deviation of less than ±500ppm with respect to the REF\_CLK reference frequency in a loss of signal state (LOS). During the LOS state, the data outputs (DATA\_OUT/ nDATA\_OUT) are held at logic low state. An LOS state of the 894D115I-04 is given when BYPASS is set to the logic low state and either one of the SD or LOCK\_REFN inputs are at a logic low state.

This will enable the use of the SD (signal detect) and the LOCK\_REFN (lock-to-reference) inputs to accept loss of signal status information from electro-optical receivers. Please refer to Figure 1, "Signal Detect/PLL Bypass Operation Control Diagram", for details.

The lock detect output (LOCK\_DET) can be used to monitor the operating state of the clock/data recovery circuit. LOCK\_DET is set to logic low level when the internal oscillator of the PLL and the reference clock (REF\_CLK) deviate from each other by more than 500ppm, or when the CDR is forced to lock the REF\_CLK input by the LOCK\_REFN or SD control input. LOCK\_DET is set to high when the PLL is locked to the input data stream and indicates valid clock and data output signals.

The BYPASS pin should be set to logic low state in all applications. BYPASS set to logic high state is used during factory test. In BYPASS mode (BYPASS and STS12 are at logic high state), the internal PLL is bypassed and the inverted REF\_CLK input signal is output at CLK\_OUT/nCLK\_OUT.



Figure 1. Signal Detect/PLL BYPASS Operation Control Diagram



Table 1. Signal Detect/PLL BYPASS Operation Control Table

|       | Inputs |           |    |             | puts        |
|-------|--------|-----------|----|-------------|-------------|
| STS12 | BYPASS | LOCK_REFN | SD | DATA_OUT    | CLK_OUT     |
| 1     | 0      | 1         | 1  | DATA_IN     | PLL Clock   |
| 1     | 0      | 1         | 0  | LOW         | PLL Clock   |
| 1     | 0      | 0         | 1  | LOW         | PLL Clock   |
| 1     | 0      | 0         | 0  | LOW         | PLL Clock   |
| 1     | 1      | X         | X  | DATA_IN     | REF_CLK     |
| 0     | 0      | 1         | 1  | DATA_IN     | PLL Clock   |
| 0     | 0      | 1         | 0  | LOW         | PLL Clock   |
| 0     | 0      | 0         | 1  | LOW         | PLL Clock   |
| 0     | 0      | 0         | 0  | LOW         | PLL Clock   |
| 0     | 1      | Х         | Х  | Not Allowed | Not Allowed |

**Table 2. Pin Descriptions** 

| Number    | Name                   | Т      | ype                 | Description                                                                                                                                                 |
|-----------|------------------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 20     | $V_{DDA}$              | Power  |                     | Analog supply pins.                                                                                                                                         |
| 2         | DATA_IN                | Input  | Pulldown            | Non-inverting differential signal input.                                                                                                                    |
| 3         | nDATA_IN               | Input  | Pullup/<br>Pulldown | Inverting differential signal input. V <sub>DD</sub> /2 default when left floating.                                                                         |
| 4, 19     | GND_PLL                | Power  |                     | Power supply ground.                                                                                                                                        |
| 5         | LOCK_DT                | Output |                     | Lock detect output. See Table 4A. Single-ended LVPECL interface levels.                                                                                     |
| 6         | STS12                  | Input  | Pulldown            | STM-4 (OC-12, STS-12) or STM-1 (OC-3, STS-3) selection mode. See Table 4B. LVCMOS/LVTTL interface levels.                                                   |
| 7         | REF_CLK                | Input  | Pulldown            | Reference clock input of 19.44MHz. LVCMOS/LVTTL interface levels.                                                                                           |
| 8         | LOCK_REFN              | Input  | Pullup              | Lock to REF_CLK input. See Table 4C. LVCMOS/LVTTL interface levels.                                                                                         |
| 9         | GND                    | Power  |                     | Power supply ground.                                                                                                                                        |
| 10        | $V_{DD}$               | Power  |                     | Core supply pin.                                                                                                                                            |
| 11,<br>12 | nCLK_OUT,<br>CLK_OUT   | Output |                     | Differential clock output pair. LVDS interface levels.                                                                                                      |
| 13,<br>14 | nDATA_OUT,<br>DATA_OUT | Output |                     | Differential clock output pair. LVDS interface levels.                                                                                                      |
| 15        | SD                     | Input  | Pulldown            | Signal detect input. Typically, SD is driven by the signal detect output of the electro-optical module. See Table 4D. Single-ended LVPECL interface levels. |
| 16        | BYPASS                 | Input  | Pulldown            | PLL bypass mode. See Table 4E. LVCMOS/LVTTL interface levels.                                                                                               |
| 17, 18    | nCAP, CAP              | Input  |                     | External loop filter (1.0μF ±10%).                                                                                                                          |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 3, Pin Characteristics, for typical values.



# **Table 3. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## **Function Tables**

## Table 4A. LOCK\_DET Operation Table

|                                                                                                                                                                                                                                                                 | Output   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Operation                                                                                                                                                                                                                                                       | LOCK_DET |
| The PLL is not locked to the serial input data stream if any of these three conditions occur:  A. Internal oscillator and REF_CLK input frequency are not within 500ppm of each other.  B. SD input is at logic LOW state.  C. LOCK_REFN is at logic LOW state. | LOW      |
| When the PLL is locked to the serial input data stream, the CLK_OUT and DATA_OUT signals are valid.                                                                                                                                                             | HIGH     |

### **Table 4B. STS12 Mode Configuration Table**

| Input |                                                                                                                                                                                 |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STS12 | Operation                                                                                                                                                                       |
| 0     | STM-1 (OC-3, STS-3) operation. The clock/data recovery circuit attempts to recover the clock from a 155.52 Mbit/s input data stream. The output clock frequency is 155.52MHz.   |
| 1     | STM-4 (OC-12, STS-12) operation. The clock/data recovery circuit attempts to recover the clock from a 622.08 Mbit/s input data stream. The output clock frequency is 622.08MHz. |

## Table 4C. LOCK\_REFN Mode Configuration Table

| Input     |                                                                                                                                                                                                                            |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOCK_REFN | Operation                                                                                                                                                                                                                  |
| 0         | Lock to reference clock. CLK_OUT/nCLK_OUT output frequency is within ±500ppm of the reference clock (REF_CLK). DATA_OUT is set to logic LOW state and nDATA_OUT is set to logic HIGH state. (DATA_OUT = L, nDATA_OUT = H). |
| 1         | Normal operation.                                                                                                                                                                                                          |

## **Table 4D. SD Mode Configuration Table**

| Input |                                                                                                                                                                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SD    | Operation                                                                                                                                                                                                                                                   |
| 0     | Indicates a loss-of-signal (LOS) condition to the device. CLK_OUT/nCLK_OUT output frequency is within ±500ppm of the reference clock (REF_CLK). DATA_OUT is set to logic LOW state and nDATA_OUT is set to logic HIGH state. (DATA_OUT = L, nDATA_OUT = H). |
| 1     | Normal operation.                                                                                                                                                                                                                                           |



### **Table 4E. BYPASS Mode Configuration Table**

| Input  |                                                                                                   |
|--------|---------------------------------------------------------------------------------------------------|
| BYPASS | Operation                                                                                         |
| 0      | Normal operation.                                                                                 |
| 1      | PLL bypassed (for factory test). The inverted REF_CLK input signal is output at CLK_OUT/nCLK_OUT. |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                            |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVDS)           |                                 |
| Continuos Current                        | 10mA                            |
| Surge Current                            | 15mA                            |
| Outputs, I <sub>O</sub> (LVPECL)         |                                 |
| Continuous Current                       | 50mA                            |
| Surge Current                            | 100mA                           |
| Package Thermal Impedance, $\theta_{JA}$ | 81.3°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

## **DC Electrical Characteristics**

Table 5A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ , T = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum  | Units |
|------------------|-----------------------|-----------------|------------------------|---------|----------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465    | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.10 | 3.3     | $V_{DD}$ | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 112      | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 10       | mA    |

## Table 5B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter          | Test Conditions | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-----------------|---------|---------|-----------------------|-------|
| $V_{IH}$        | Input High Voltage |                 | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                 | -0.3    |         | 0.8                   | V     |



| Symbol          | Parameter          |                           | Test Conditions                            | Minimum | Typical | Maximum | Units |
|-----------------|--------------------|---------------------------|--------------------------------------------|---------|---------|---------|-------|
| I <sub>IH</sub> | Input High Current | REF_CLK,<br>STS12, BYPASS | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V |         |         | 150     | μA    |
|                 |                    | LOCK_REFN                 | $V_{DD} = V_{IN} = 3.465V$                 |         |         | 10      | μA    |
| I <sub>IL</sub> | Input Low Current  | REF_CLK,<br>STS12, BYPASS | $V_{DD} = 3.465V, V_{IN} = 0V$             | -10     |         |         | μA    |
|                 |                    | LOCK_REFN                 | $V_{DD} = 3.465V, V_{IN} = 0V$             | -150    |         |         | μA    |

# Table 5C. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter                         |                  | Test Conditions                                | Minimum                | Typical | Maximum               | Units |
|-----------------|-----------------------------------|------------------|------------------------------------------------|------------------------|---------|-----------------------|-------|
| I <sub>IH</sub> | Input High Current                | DATA_IN/nDATA_IN | $V_{DD} = V_{IN} = 3.465V$                     |                        |         | 150                   | μA    |
|                 | I <sub>IL</sub> Input Low Current | DATA_IN          | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -10                    |         |                       | μA    |
| IIL.            |                                   | nDATA_IN         | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                   |         |                       | μA    |
| V <sub>IH</sub> | Input High Voltage                |                  |                                                | V <sub>DD</sub> – 1.75 |         | V <sub>DD</sub> - 0.4 | V     |
| V <sub>IL</sub> | Input Low Voltage                 |                  |                                                | V <sub>DD</sub> – 2.0  |         | V <sub>DD</sub> – 0.7 | V     |
| $\Delta V_{IN}$ | Differential Input Voltage        |                  |                                                | 250                    |         |                       | mV    |

# Table 5D. LVPECL DC Characteristics, $V_{DD} = 3.3V \pm 5\%, T = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter                      |         | Test Conditions                | Minimum                 | Typical | Maximum               | Units |
|-----------------|--------------------------------|---------|--------------------------------|-------------------------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage             | SD      |                                | V <sub>DD</sub> – 1.125 | 71      |                       | V     |
| V <sub>IL</sub> | Input Low Voltage              | SD      |                                |                         |         | V <sub>DD</sub> – 1.5 | V     |
| I <sub>IH</sub> | Input High Current             | SD      | $V_{DD} = V_{IN} = 3.465V$     |                         |         | 150                   | μΑ    |
| I <sub>IL</sub> | Input Low Current              | SD      | $V_{DD} = 3.465V, V_{IN} = 0V$ | -10                     |         |                       | μΑ    |
| V <sub>OH</sub> | Output High Voltage;<br>NOTE 1 | LOCK_DT |                                | V <sub>DD</sub> – 1.4   |         | V <sub>DD</sub> – 0.9 | V     |
| V <sub>OL</sub> | Output Low Voltage<br>NOTE 1   | LOCK_DT |                                | V <sub>DD</sub> – 2.0   |         | V <sub>DD</sub> – 1.7 | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $\mbox{V}_{\mbox{DD}}$  – 2V.

# Table 5E. LVDS DC Characteristics, $V_{DD}$ = 3.3V $\pm$ 5%,~T = $\text{-}40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 247     | 380     | 454     | mV    |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change |                 |         | 5       | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.125   | 1.25    | 1.375   | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         | 5       | 50      | mV    |



# **AC Electrical Characteristics**

Table 6. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T = -40^{\circ}C$  to  $85^{\circ}C$ 

| Parameter                       | Symbol                                   |                      | Test Conditions                                                     | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------------------|----------------------|---------------------------------------------------------------------|---------|---------|---------|-------|
| f <sub>VCO</sub>                | VCO Center Frequency                     |                      |                                                                     |         | 622.08  |         | MHz   |
| f <sub>TOL</sub>                | CRU's Referency To                       |                      |                                                                     | -250    |         | 250     | ppm   |
| fT <sub>REF_CLK</sub>           | OC-12/STS-12 Capture Range               |                      | With respect to the fixed reference frequency                       |         | ±500    |         | ppm   |
| t <sub>LOCK</sub>               | Acquisition Lock Time OC-12/STS-12       |                      | Valid REF_CLK and device already powered-up                         |         |         | 16      | μs    |
| J <sub>GEN_CLK</sub>            | Jitter<br>Generation                     | CLK_OUT/<br>nCLK_OUT | 14ps rms (max.) jitter on<br>DATA_IN/nDATA_IN                       |         | 0.005   | 0.01    | UI    |
| J <sub>TOL</sub>                | Jitter OC-12/STS-12;<br>Tolerance NOTE 1 |                      | Sinusoidal input jitter of DATA_IN/<br>nDATA_IN from 250kHz to 5MHz | 0.45    |         |         | UI    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/I                            | Fall Time; NOTE 1    | 20% to 80%                                                          |         |         | 500     | ps    |
| odc                             | Output Duty                              | Cycle; NOTE 1        | 20% minimum transition density                                      | 45      |         | 55      | %     |
|                                 | t <sub>S</sub> Setup Time; NOTE 1        |                      | STS-3                                                               | 2000    | 3220    |         | ps    |
| ıs                              |                                          |                      | STS-12                                                              | 450     | 800     |         | ps    |
| +                               | Hold Time; N                             | OTE 1                | STS-3                                                               | 3000    | 3220    |         | ps    |
| t <sub>H</sub>                  | riola rime, N                            | OTET                 | STS-12                                                              | 650     | 800     |         | ps    |

NOTE 1: See diagram in Parameter Measurement Information section.



### **Parameter Measurement Information**



LVDS 3.3V Output Load AC Test Circuit



Requirement Mask



**Output Duty Cycle/Pulse Width/Period** 



The re-timed data output (DATA\_OUT) can be captured with the rising edge of the clock output signal (CLOCK\_OUT). DATA\_OUT is valid the specified setup time before the rising CLK\_OUT signal and remains valid the specified hold time after

#### Setup/Hold Time



**Differential Input Level** 



# **Parameter Measurement Information, continued**





**Output Rise/Fall Time** 

**Offset Voltage Setup** 



**Differential Output Voltage Setup** 



# **Application Information**

### **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 894D115I-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$  and  $V_{DDA}$  should be individually connected to the power supply plane through vias, and 0.01 $\mu$ F bypass capacitors should be used for each pin. Figure 2 illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu$ F bypass capacitor be connected to the  $V_{DDA}$  pin.



Figure 2. Power Supply Filtering

### **Recommendations for Unused Input and Output Pins**

### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Outputs:**

### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

### 3.3V LVDS Driver Termination

A general LVDS interface is shown in Figure 3. In a 100 $\Omega$  differential transmission line environment, LVDS drivers require a

matched load termination of  $100\Omega$  across near the receiver input.



Figure 3. Typical LVDS Driver Termination



### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 894D115I-04. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 894D115I-04 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

#### **Core and LVDS Output Power Dissipation**

Power (core, LVDS)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDA\_MAX</sub>) = 3.4655V \* (92mA + 10mA) = 353.43mW

#### Single-ended LVPECL Output Power Dissipation

Power (LVPECL outputs)<sub>MAX</sub> = 19.8mW (for logic high)

Total Power $_{MAX}$  (3.465V, with all outputs switching) = 353.43mW + 19.8mW = 373.23mW

#### 2. Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

Lower temperature refers to ambient temperature, maximum temperature refers to case temperature.

Table 7. Thermal Resistance  $\theta_{JA}$  for 20 Lead TSSOP, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |          |          |  |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 81.3°C/W | 76.9°C/W | 74.8°C/W |  |  |  |  |



# **Reliability Information**

Table 8.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 20 Lead TSSOP

| $\theta_{JA}$ by Velocity                   |          |          |          |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 81.3°C/W | 76.9°C/W | 74.8°C/W |  |  |  |

### **Transistor Count**

The transistor count for 894D115I-04 is: 10,557

Compatible with VSC8115

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 20 Lead TSSOP



**Table 9. Package Dimensions** 

| All Din    | nensions in Mi | llimeters |  |  |
|------------|----------------|-----------|--|--|
| Symbol     | Minimum        | Maximum   |  |  |
| N          | 2              | 0         |  |  |
| Α          |                | 1.20      |  |  |
| <b>A</b> 1 | 0.05           | 0.15      |  |  |
| A2         | 0.80           | 1.05      |  |  |
| b          | 0.19           | 0.30      |  |  |
| С          | 0.09           | 0.20      |  |  |
| D          | 6.40           | 6.60      |  |  |
| Е          | 6.40           | Basic     |  |  |
| E1         | 4.30           | 4.50      |  |  |
| е          | 0.65           | Basic     |  |  |
| L          | 0.45           | 0.75      |  |  |
| α          | 0° 8°          |           |  |  |
| aaa        |                | 0.10      |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

# **Table 10. Ordering Information**

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature   |
|-------------------|--------------|---------------------------|--------------------|---------------|
| 894D115AGI-04LF   | ICSD115AI04L | "Lead-Free" 20 Lead TSSOP | Tube               | -40°C to 85°C |
| 894D115AGI-04LFT  | ICSD115AI04L | "Lead-Free" 20 Lead TSSOP | Tape & Reel        | -40°C to 85°C |



# **Revision History Sheet**

| Rev | Table | Page    | Description of Change                                                                                                                                                                                                      | Date     |
|-----|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| В   | Т6    | 7       | AC Characteristics Table - corrected typo for Hold Time, STS-3 spec. from 300ps to 3000ps max.                                                                                                                             | 6/24/08  |
| С   | T5C   | 6<br>8  | Differential DC Characteristics Table - deleted $V_{PP}$ and $V_{CMR}$ specs and added $V_{IH}$ , $V_{IL}$ , $\Delta V_{IN}$ specs.  Parameter Measurement Information Section - updated Differential Input Level diagram. | 10/15/08 |
| С   | T10   | 1<br>13 | Removed ICS from part numbers where needed.  General Description - Deleted ICS chip.  Ordering Information - Deleted quantity from tape and reel. Deleted LF note below table.  Updated header and footer.                 | 1/27/16  |



#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/