### DATASHEET

### Description

The 9DBV0531 is a member of IDT's Full-Featured PCIe family. The device has 5 output enables for clock management, and 3 selectable SMBus addresses.

### **Recommended Application**

PCIe Gen1-3 clock distribution in Storage, Networking, Computing, Consumer

# **Output Features**

- 5 1-200MHz Low-Power (LP) HCSL DIF pairs
- Easy AC-coupling to other logic families, see IDT application note AN-891

# **Key Specifications**

- Additive cycle-to-cycle jitter <5ps
- Output-to-output skew < 50ps
- Additive phase jitter is <100fs rms for PCIe Gen3
- Additive phase jitter <300fs rms (12kHz-20MHz @125MHz)

#### **Features/Benefits**

- LP-HCSL outputs; save 10 resistors and 17mm<sup>2</sup> compared to standard HCSL
- 50mW typical power consumption; eliminates thermal concerns
- OE# pin for each output; support DIF power management
- HCSL differential input; can be driven by common clock sources
- Spread Spectrum tolerant; allows reduction of EMI
- SMBus-selectable features allow optimization to customer requirements
  - Slew rate for each output; allows tuning for various line lengths
  - Differential output amplitude; allows tuning for various application environments
- 1MHz to 200MHz operating frequency
- 3.3V tolerant SMBus interface works with legacy controllers
- Selectable SMBus addresses; multiple devices can easily share an SMBus segment
- Device contains default configuration; SMBus interface not required for device operation
- Space saving 32-pin 5x5mm VFQFPN; minimal board space

# **Block Diagram**



### **Pin Configuration**



32-pin VFQFPN, 5x5 mm, 0.5mm pitch

 ^ prefix indicates internal 120KOhm pull up resistor
 ^v prefix indicates internal 120KOhm pull up AND pull down resistor (biased to VDD/2)
 v prefix indicates internal 120KOhm pull down resistor

#### **SMBus Address Selection Table**

|                                       | SADR | Address | + Read/Write bit |
|---------------------------------------|------|---------|------------------|
| State of SADR on first application of | 0    | 1101011 | X                |
| CKPWRGD PD#                           | М    | 1101100 | X                |
|                                       | 1    | 1101101 | х                |

#### **Power Management Table**

| CKPWRGD PD# | CLK IN  | SMBus   | OEx# Pin | DIFx     |           |  |  |
|-------------|---------|---------|----------|----------|-----------|--|--|
|             | OEK_IN  | OEx bit |          | True O/P | Comp. O/P |  |  |
| 0           | Х       | Х       | Х        | Low      | Low       |  |  |
| 1           | Running | 0       | Х        | Low      | Low       |  |  |
| 1           | Running | 1       | 0        | Running  | Running   |  |  |
| 1           | Running | 1       | 1        | Low      | Low       |  |  |

#### **Power Connections**

| Pin Numb | Pin Number  |                       |  |  |  |  |
|----------|-------------|-----------------------|--|--|--|--|
| VDD      | GND         | Description           |  |  |  |  |
| 4        | 7           | Input receiver analog |  |  |  |  |
| 9        | 8           | Digital Power         |  |  |  |  |
| 16, 25   | 15,20,26,30 | DIF outputs           |  |  |  |  |
| 21       | 20          | Analog                |  |  |  |  |

# **Pin Descriptions**

| Pin# | Pin Name     | Туре       | Pin Description                                                                      |
|------|--------------|------------|--------------------------------------------------------------------------------------|
| -    |              |            | Active low input for enabling DIF pair 4. This pin has an internal pull-down.        |
| 1    | vOE4#        | IN         | 1 =disable outputs, 0 = enable outputs                                               |
| 2    | DIF4         | OUT        | Differential true clock output                                                       |
| 3    | DIF4#        | OUT        | Differential Complementary clock output                                              |
| 4    |              |            | 1.8V power for differential input clock (receiver). This VDD should be treated as    |
| 4    | VDDR1.8      | PWR        | an Analog power rail and filtered appropriately.                                     |
| 5    | CLK_IN       | IN         | True Input for differential reference clock.                                         |
| 6    | CLK_IN#      | IN         | Complementary Input for differential reference clock.                                |
| 7    | GNDR         | GND        | Analog Ground pin for the differential input (receiver)                              |
| 8    | GNDDIG       | GND        | Ground pin for digital circuitry                                                     |
| 9    | VDDDIG1.8    | PWR        | 1.8V digital power (dirty power)                                                     |
| 10   | SCLK_3.3     | IN         | Clock pin of SMBus circuitry, 3.3V tolerant.                                         |
| 11   | SDATA_3.3    | I/O        | Data pin for SMBus circuitry, 3.3V tolerant.                                         |
| 10   |              |            | Active low input for enabling DIF pair 0. This pin has an internal pull-down.        |
| 12   | vOE0#        | IN         | 1 =disable outputs, 0 = enable outputs                                               |
| 13   | DIF0         | OUT        | Differential true clock output                                                       |
| 14   | DIF0#        | OUT        | Differential Complementary clock output                                              |
| 15   | GND          | GND        | Ground pin.                                                                          |
| 16   | VDDO1.8      | PWR        | Power supply for outputs, nominally 1.8V.                                            |
| . –  |              |            | Active low input for enabling DIF pair 1. This pin has an internal pull-down.        |
| 17   | vOE1#        | IN         | 1 =disable outputs, 0 = enable outputs                                               |
| 18   | DIF1         | OUT        | Differential true clock output                                                       |
| 19   | DIF1#        | OUT        | Differential Complementary clock output                                              |
| 20   | GND          | GND        | Ground pin.                                                                          |
| 21   | VDDO1.8      | PWR        | Power supply for outputs, nominally 1.8V.                                            |
| 22   | DIF2         | OUT        | Differential true clock output                                                       |
| 23   | DIF2#        | OUT        | Differential Complementary clock output                                              |
|      |              |            | Active low input for enabling DIF pair 2. This pin has an internal pull-down.        |
| 24   | vOE2#        | IN         | 1 =disable outputs, 0 = enable outputs                                               |
| 25   | VDDO1.8      | PWR        | Power supply for outputs, nominally 1.8V.                                            |
| 26   | GND          | GND        | Ground pin.                                                                          |
| 27   | DIF3         | OUT        | Differential true clock output                                                       |
| 28   | DIF3#        | OUT        | Differential Complementary clock output                                              |
|      |              |            | Active low input for enabling DIF pair 3. This pin has an internal pull-down.        |
| 29   | vOE3#        | IN         | 1 =disable outputs, 0 = enable outputs                                               |
| 30   | GND          | GND        | Ground pin.                                                                          |
|      |              |            | Input notifies device to sample latched inputs and start up on first high assertion. |
| 31   | ^CKPWRGD_PD# | IN         | Low enters Power Down Mode, subsequent high assertions exit Power Down               |
|      |              |            | Mode. This pin has internal pull-up resistor.                                        |
| 00   |              |            | Tri-level latch to select SMBus Address. It has an internal 120Kohm pull down        |
| 32   | ^SADR_tri    | LATCHED IN | resistor. See SMBus Address Selection Table.                                         |
| 33   | ePAD         | GND        | Connect epad to ground.                                                              |

# **Test Loads**



#### **Alternate Differential Output Terminations**

| Rs | Zo  | Units |
|----|-----|-------|
| 33 | 100 | Ohms  |
| 27 | 85  | Onins |

#### **Alternate Terminations**

The 9DBV0531 can easily drive LVPECL, LVDS, and CML logic. See <u>"AN-891 Driving LVPECL, LVDS, and CML Logic with IDT's</u> <u>"Universal" Low-Power HCSL Outputs</u>" for details.

### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the 9DBV0531. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| PARAMETER                 | SYMBOL          | CONDITIONS                | MIN  | TYP | МАХ                  | UNITS | NOTES |
|---------------------------|-----------------|---------------------------|------|-----|----------------------|-------|-------|
| Supply Voltage            | VDDx            | Applies to all VDD pins   | -0.5 |     | 2.5                  | V     | 1,2   |
| Input Voltage             | V <sub>IN</sub> |                           | -0.5 |     | V <sub>DD</sub> +0.5 | V     | 1,3   |
| Input High Voltage, SMBus | VIHSMB          | SMBus clock and data pins |      |     | 3.3                  | V     | 1     |
| Storage Temperature       | Ts              |                           | -65  |     | 150                  | С°    | 1     |
| Junction Temperature      | Tj              |                           |      |     | 125                  | °C    | 1     |
| Input ESD protection      | ESD prot        | Human Body Model          | 2000 |     |                      | V     | 1     |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Operation under these conditions is neither implied nor guaranteed.

<sup>3</sup> Not to exceed 2.5V.

#### **Electrical Characteristics–Clock Input Parameters**

TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions

| PARAMETER                           | SYMBOL             | CONDITIONS                             | MIN | TYP | MAX | UNITS | NOTES |
|-------------------------------------|--------------------|----------------------------------------|-----|-----|-----|-------|-------|
| Input Crossover Voltage -<br>DIF_IN | V <sub>CROSS</sub> | Cross Over Voltage                     | 150 |     | 900 | mV    | 1     |
| Input Swing - DIF_IN                | V <sub>SWING</sub> | Differential value                     | 300 |     |     | mV    | 1     |
| Input Slew Rate - DIF_IN            | dv/dt              | Measured differentially                | 0.4 |     | 8   | V/ns  | 1,2   |
| Input Leakage Current               | I <sub>IN</sub>    | $V_{IN} = V_{DD}$ , $V_{IN} = GND$     | -5  |     | 5   | uA    |       |
| Input Duty Cycle                    | d <sub>tin</sub>   | Measurement from differential wavefrom | 40  |     | 60  | %     | 1     |
| Input Jitter - Cycle to Cycle       | $J_{DIFIn}$        | Differential Measurement               | 0   |     | 125 | ps    | 1     |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup>Slew rate measured through +/-75mV window centered around differential zero

# Electrical Characteristics–Input/Supply/Common Parameters–Normal Operating Conditions

|                            | Valtanaa aan manaal amaada   | n conditions, See Test Loads for |                       |
|----------------------------|------------------------------|----------------------------------|-----------------------|
| IA = I com Or Lind; SUDDIV | Voltades per normal operatio | n conditions. See Lest Loads to  | or Loading Conditions |
|                            | i onagoo por nonnar oporano  |                                  | n Eouanig Conanionio  |

|                                           | nages per i            | ionnal operation conditions, see rest coaus for coau                                                                                        | ing conditio  | 115    |                     |                                                             |       |
|-------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|---------------------|-------------------------------------------------------------|-------|
| PARAMETER                                 | SYMBOL                 | CONDITIONS                                                                                                                                  | MIN           | TYP    | МАХ                 | UNITS                                                       | NOTES |
| Supply Voltage                            | VDDx                   | Supply voltage for core and analog                                                                                                          | 1.7           | 1.8    | 1.9                 | V                                                           |       |
| Ambient Operating                         | T <sub>COM</sub>       | Commmercial range                                                                                                                           | 0             | 25     | 70                  | °C                                                          | 1     |
| Temperature                               | T <sub>IND</sub>       | Industrial range                                                                                                                            | -40           | 25     | 85                  | °C                                                          | 1     |
| Input High Voltage                        | V <sub>IH</sub>        | Single-ended inputs, except SMBus                                                                                                           | $0.75 V_{DD}$ |        | $V_{DD} + 0.3$      | V                                                           |       |
| Input Mid Voltage                         | VIM                    | Single-ended tri-level inputs ('_tri' suffix)                                                                                               | $0.4 V_{DD}$  |        | 0.6 V <sub>DD</sub> | V                                                           |       |
| Input Low Voltage                         | V <sub>IL</sub>        | Single-ended inputs, except SMBus                                                                                                           | -0.3          |        | $0.25 V_{DD}$       | V                                                           |       |
|                                           | I <sub>IN</sub>        | Single-ended inputs, V <sub>IN</sub> = GND, V <sub>IN</sub> = VDD                                                                           | -5            |        | 5                   | uA                                                          |       |
| Input Current                             | I <sub>INP</sub>       | Single-ended inputs<br>$V_{IN} = 0 V$ ; Inputs with internal pull-up resistors<br>$V_{IN} = VDD$ ; Inputs with internal pull-down resistors | -200          |        | 200                 | uA                                                          |       |
| Input Frequency                           | F <sub>in</sub>        |                                                                                                                                             | 1             |        | 200                 | MHz                                                         | 2     |
| Pin Inductance                            | L <sub>pin</sub>       |                                                                                                                                             |               |        | 7                   | nH                                                          | 1     |
|                                           | CIN                    | Logic Inputs, except DIF_IN                                                                                                                 | 1.5           |        | 5                   | pF                                                          | 1     |
| Capacitance                               | $C_{INDIF_IN}$         | DIF_IN differential clock inputs                                                                                                            | 1.5           |        | 2.7                 | pF                                                          | 1,6   |
|                                           | C <sub>OUT</sub>       | Output pin capacitance                                                                                                                      |               |        | 6                   | V<br>°C<br>V<br>V<br>V<br>UA<br>uA<br>uA<br>MHz<br>nH<br>pF | 1     |
| Clk Stabilization                         | T <sub>STAB</sub>      | From V <sub>DD</sub> Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock                                       |               | 0.6    | 1                   | ms                                                          | 1,2   |
| Input SS Modulation<br>Frequency PCIe     | f <sub>MODINPCIe</sub> | Allowable Frequency for PCIe Applications<br>(Triangular Modulation)                                                                        | 30            | 31.500 | 33                  | kHz                                                         |       |
| Input SS Modulation<br>Frequency non-PCIe | f <sub>MODIN</sub>     | Allowable Frequency for non-PCIe Applications<br>(Triangular Modulation)                                                                    | 0             |        | 66                  | kHz                                                         |       |
| OE# Latency                               | t <sub>LATOE#</sub>    | DIF start after OE# assertion<br>DIF stop after OE# deassertion                                                                             | 1             |        | 3                   | clocks                                                      | 1,3   |
| Tdrive_PD#                                | t <sub>DRVPD</sub>     | DIF output enable after<br>PD# de-assertion                                                                                                 |               | 10.000 | 300                 | us                                                          | 1,3   |
| Tfall                                     | t <sub>F</sub>         | Fall time of single-ended control inputs                                                                                                    |               |        | 5                   | ns                                                          | 2     |
| Trise                                     | t <sub>R</sub>         | Rise time of single-ended control inputs                                                                                                    |               |        | 5                   | ns                                                          | 2     |
| SMBus Input Low Voltage                   | VILSMB                 | $V_{DDSMB}$ = 3.3V, see note 4 for $V_{DDSMB}$ < 3.3V                                                                                       |               |        | 0.8                 | V                                                           | 4     |
| SMBus Input High Voltage                  | VIHSMB                 | $V_{DDSMB}$ = 3.3V, see note 5 for $V_{DDSMB}$ < 3.3V                                                                                       | 2.1           |        | 3.3                 | V                                                           | 5     |
| SMBus Output Low Voltage                  | V <sub>OLSMB</sub>     | @ I <sub>PULLUP</sub>                                                                                                                       |               |        | 0.4                 | V                                                           |       |
| SMBus Sink Current                        | I <sub>PULLUP</sub>    | @ V <sub>OL</sub>                                                                                                                           | 4             |        |                     | mA                                                          |       |
| Nominal Bus Voltage                       | V <sub>DDSMB</sub>     | Bus Voltage                                                                                                                                 | 1.7           |        | 3.6                 | V                                                           |       |
| SCLK/SDATA Rise Time                      | t <sub>RSMB</sub>      | (Max VIL - 0.15) to (Min VIH + 0.15)                                                                                                        |               |        | 1000                | ns                                                          | 1     |
| SCLK/SDATA Fall Time                      | t <sub>FSMB</sub>      | (Min VIH + 0.15) to (Max VIL - 0.15)                                                                                                        |               |        | 300                 | ns                                                          | 1     |
| SMBus Operating<br>Frequency              | f <sub>MAXSMB</sub>    | Maximum SMBus operating frequency                                                                                                           |               |        | 400                 | kHz                                                         | 7     |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup>Control input must be monotonic from 20% to 80% of input swing.

<sup>3</sup>Time from deassertion until outputs are >200 mV

 $^4$  For V<sub>DDSMB</sub> < 3.3V, V<sub>ILSMB</sub> <= 0.35V<sub>DDSMB</sub>

 $^5$  For V\_{DDSMB} < 3.3V, V\_{IHSMB} >= 0.65V\_{DDSMB}

<sup>6</sup>DIF\_IN input

<sup>7</sup>The differential input clock must be running for the SMBus to be active

### **Electrical Characteristics–DIF Low-Power HCSL Outputs**

TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions

|                        | 0                 | ,                                                        | 0    |      |      |       |       |
|------------------------|-------------------|----------------------------------------------------------|------|------|------|-------|-------|
| PARAMETER              | SYMBOL            | CONDITIONS                                               | MIN  | TYP  | MAX  | UNITS | NOTES |
| Slew rate              | dV/dt             | Scope averaging on, fast setting                         | 2.3  | 3.4  | 4.3  | V/ns  | 1,2,3 |
| Siew late              | dV/dt             | Scope averaging on, slow setting                         | 1.4  | 2.2  | 3.1  | V/ns  | 1,2,3 |
| Slew rate matching     | ∆dV/dt            | Slew rate matching, Scope averaging on                   |      | 5    | 20   | %     | 1,2,4 |
| Voltage High           | V <sub>HIGH</sub> | Statistical measurement on single-ended signal           | 660  | 774  | 850  | mV    | 7     |
| Voltage Low            | V <sub>LOW</sub>  | using oscilloscope math function. (Scope averaging on) - |      | 0    | 150  |       | 7     |
| Max Voltage            | Vmax              | Measurement on single ended signal using                 |      | 813  | 1150 | mV    | 7     |
| Min Voltage            | Vmin              | absolute value. (Scope averaging off)                    | -300 | -55  |      |       | 7     |
| Vswing                 | Vswing            | Scope averaging off                                      | 300  | 1548 |      | mV    | 1,2   |
| Crossing Voltage (abs) | Vcross_abs        | Scope averaging off                                      | 250  | 404  | 550  | mV    | 1,5   |
| Crossing Voltage (var) | ∆-Vcross          | Scope averaging off                                      |      | 12   | 140  | mV    | 1,6   |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Measured from differential waveform

<sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

<sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations.

<sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

<sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross\_min/max (Vcross absolute) allowed. The intent is to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute.

<sup>7</sup> At default SMBus settings.

# **Electrical Characteristics–Current Consumption**

TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions

|                          | 0                  |                             | U   |       |                      |       |       |
|--------------------------|--------------------|-----------------------------|-----|-------|----------------------|-------|-------|
| PARAMETER                | SYMBOL             | CONDITIONS                  | MIN | TYP   | MAX                  | UNITS | NOTES |
| Operating Supply Current | I <sub>DDR</sub>   | VDDR @100MHz                |     | 2     | 3                    | mA    |       |
|                          | I <sub>DDDIG</sub> | VDDIG, All outputs @100MHz  |     | 0.2   | 0.5                  | mA    |       |
|                          | I <sub>DDO</sub>   | VDD1.8, All outputs @100MHz |     | 23    | 2 3 mA<br>0.2 0.5 mA |       |       |
| Powerdown Current        | IDDRPD             | VDDR, CKPWRGD_PD# = 0       |     | 0.001 | 0.1                  | mA    | 2     |
|                          | IDDDIGPD           | VDDDIG, CKPWRGD_PD# = 0     |     | 0.17  | 0.3                  | mA    | 2     |
|                          | I <sub>DDOPD</sub> | VDD1.8, CKPWRGD_PD# = 0     |     | 0.4   | 0.8                  | mA    | 2     |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Input clock stopped.

# Electrical Characteristics–Output Duty Cycle, Jitter, Skew and PLL Characteristics

TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions

| PARAMETER              | SYMBOL                | CONDITIONS                       | MIN  | TYP  | MAX  | UNITS | NOTES |
|------------------------|-----------------------|----------------------------------|------|------|------|-------|-------|
| Duty Cycle Distortion  | t <sub>DCD</sub>      | Measured differentially, @100MHz | -1   | -0.1 | 0.5  | %     | 1,3   |
| Skew, Input to Output  | t <sub>pdBYP</sub>    | V <sub>T</sub> = 50%             | 1800 | 2342 | 3000 | ps    | 1     |
| Skew, Output to Output | t <sub>sk3</sub>      | V <sub>T</sub> = 50%             |      | 37   | 50   | ps    | 1,4   |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | Additive Jitter                  |      | 0.1  | 5    | ps    | 1,2   |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Measured from differential waveform

<sup>3</sup> Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode.

#### **Electrical Characteristics–Phase Jitter Parameters**

TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions

| PARAMETER             | SYMBOL                  | CONDITIONS                                                                               | MIN | TYP  | MAX | INDUSTRY<br>LIMIT | UNITS       | Notes     |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------|-----|------|-----|-------------------|-------------|-----------|
|                       | t <sub>jphPCleG1</sub>  | PCIe Gen 1                                                                               |     | 0.1  | 5   | N/A               | ps (p-p)    | 1,2,3,5   |
|                       |                         | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz                                                 |     | 0.1  | 0.4 | N/A               | ps<br>(rms) | 1,2,3,4,5 |
|                       | t <sub>jphPCleG2</sub>  | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)                                     |     | 0.01 | 0.4 | N/A               | ps<br>(rms) | 1,2,3,4   |
| Additive Phase Jitter | t <sub>jphPCleG3</sub>  | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz)                                            |     | 0.00 | 0.1 | N/A               | ps<br>(rms) | 1,2,3,4   |
|                       | t <sub>jphSGMIIM0</sub> | 125MHz, 1.5MHz to 10MHz, -20dB/decade<br>rollover < 1.5MHz, -40db/decade rolloff > 10MHz |     | 165  | 200 | N/A               | fs<br>(rms) | 1,6       |
|                       | t <sub>jphSGMIIM1</sub> | 125MHz, 12kHz to 20MHz, -20dB/decade rollover<br>< 1.5MHz, -40db/decade rolloff > 10MHz  |     | 251  | 300 | N/A               | fs<br>(rms) | 1,6       |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> See http://www.pcisig.com for complete specs

<sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.

<sup>4</sup> For RMS figures, additive jitter is calculated by solving the following equation: Additive jitter = SQRT[(total jitter)<sup>2</sup> - (input jitter)<sup>2</sup>]

<sup>5</sup> Driven by 9FGV0831 or equivalent

<sup>6</sup> Rohde&Schwarz SMA100

### Additive Phase Jitter Plot: 125M (12kHz to 20MHz)

#### 🔆 Agilent E5052A Signal Source Analyzer



# **General SMBus Serial Interface Information**

#### How to Write

- Controller (host) sends a start bit
- Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) sends the byte count = X
- IDT clock will acknowledge
- Controller (host) starts sending Byte N through Byte N+X-1
- IDT clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

|              | Index Blo  | ock \  | Write Operation      |
|--------------|------------|--------|----------------------|
| Controller ( | Host)      |        | IDT (Slave/Receiver) |
| Т            | starT bit  |        |                      |
| Slave A      | Address    |        |                      |
| WR           | WRite      |        |                      |
|              |            |        | ACK                  |
| Beginning    | g Byte = N |        |                      |
|              |            |        | ACK                  |
| Data Byte    | Count = X  |        |                      |
|              |            |        | ACK                  |
| Beginnin     | ig Byte N  |        |                      |
|              |            |        | ACK                  |
| 0            |            | ×      |                      |
| 0            |            | X Byte | 0                    |
| 0            |            | ē      | 0                    |
|              |            |        | 0                    |
| Byte N       | + X - 1    |        |                      |
|              |            |        | ACK                  |
| Р            | stoP bit   |        |                      |

Note: SMBus Address is Latched on SADR pin.

#### How to Read

- Controller (host) will send a start bit
- Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) will send a separate start bit
- Controller (host) sends the read address
- IDT clock will acknowledge
- IDT clock will send the data byte count = X
- IDT clock sends Byte N+X-1
- IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8)
- Controller (host) will need to acknowledge each byte
- Controller (host) will send a not acknowledge bit
- Controller (host) will send a stop bit

|     | Index Block R   | lead C | Operation            |
|-----|-----------------|--------|----------------------|
| Co  | ntroller (Host) |        | IDT (Slave/Receiver) |
| Т   | starT bit       |        |                      |
| S   | ave Address     |        |                      |
| WR  | WRite           |        |                      |
|     |                 | _      | ACK                  |
| Beg | inning Byte = N | _      |                      |
|     |                 | _      | ACK                  |
| RT  | Repeat starT    | _      |                      |
| S   | lave Address    |        |                      |
| RD  | ReaD            |        |                      |
|     |                 |        | ACK                  |
|     |                 |        |                      |
|     |                 |        | Data Byte Count=X    |
|     | ACK             |        |                      |
|     |                 | _      | Beginning Byte N     |
|     | ACK             | _      |                      |
|     |                 | fe     | 0                    |
|     | 0               | X Byte | 0                    |
|     | 0               | ×      | 0                    |
|     | 0               |        |                      |
|     |                 |        | Byte N + X - 1       |
| N   | Not acknowledge |        |                      |
| Р   | stoP bit        |        |                      |

| Byte 0 | Name     | Control Function | Туре | 0       | 1               | Default |
|--------|----------|------------------|------|---------|-----------------|---------|
| Bit 7  | Reserved |                  |      |         |                 |         |
| Bit 6  | DIF OE3  | Output Enable    | RW   | Low/Low | OE# pin control | 1       |
| Bit 5  | DIF OE2  | Output Enable    | RW   | Low/Low | OE# pin control | 1       |
| Bit 4  |          | Reserved         | t k  |         |                 | 1       |
| Bit 3  | DIF OE1  | Output Enable    | RW   | Low/Low | OE# pin control | 1       |
| Bit 2  |          | Reserved         | 4    |         | ·               | 1       |
| Bit 1  | DIF OE0  | Output Enable    | RW   | Low/Low | OE# pin control | 1       |
| Bit 0  |          | Reserved         | 4    |         |                 | 1       |

#### SMBus Table: Output Enable Register <sup>1</sup>

1. A low on these bits will overide the OE# pin and force the differential output Low/Low

#### SMBus Table: PLL Operating Mode and Output Amplitude Control Register

| Byte 1 | Name        | Control Function          | Туре                                             | 0        | 1               | Default |
|--------|-------------|---------------------------|--------------------------------------------------|----------|-----------------|---------|
| Bit 7  |             | Reserved                  |                                                  |          |                 | 0       |
| Bit 6  |             | Reserved                  |                                                  |          |                 | 1       |
| Bit 5  | DIF OE4     | Output Enable             | RW                                               | Low/Low  | OE# pin control | 1       |
| Bit 4  |             | Reserved                  |                                                  |          |                 | 0       |
| Bit 3  |             | Reserved                  |                                                  |          |                 | 1       |
| Bit 2  |             | Reserved                  |                                                  |          |                 | 1       |
| Bit 1  | AMPLITUDE 1 | Controls Output Amplitude | Controle Output Amplitude RW 00 = 0.6V 01 = 0.7V |          |                 |         |
| Bit 0  | AMPLITUDE 0 |                           | RW                                               | 10= 0.8V | 11 = 0.9V       | 0       |

1. A low on the DIF OE bit will overide the OE# pin and force the differential output Low/Low

#### SMBus Table: DIF Slew Rate Control Register

| Byte 2 | Name             | Name Control Function |    | 0            | 1            | Default |
|--------|------------------|-----------------------|----|--------------|--------------|---------|
| Bit 7  |                  | Reserved              |    |              |              | 1       |
| Bit 6  | SLEWRATESEL DIF3 | Slew Rate Selection   | RW | Slow setting | Fast setting | 1       |
| Bit 5  | SLEWRATESEL DIF2 | Slew Rate Selection   | RW | Slow setting | Fast setting | 1       |
| Bit 4  |                  | Reserved              |    |              |              | 1       |
| Bit 3  | SLEWRATESEL DIF1 | Slew Rate Selection   | RW | Slow setting | Fast setting | 1       |
| Bit 2  |                  | Reserved              |    |              |              | 1       |
| Bit 1  | SLEWRATESEL DIF0 | Slew Rate Selection   | RW | Slow setting | Fast setting | 1       |
| Bit 0  |                  | Reserved              |    |              |              | 1       |

#### SMBus Table: DIF Slew Rate Control Register

| Byte 3 | Name             | Control Function         | Туре | 0            | 1            | Default |  |
|--------|------------------|--------------------------|------|--------------|--------------|---------|--|
| Bit 7  | Reserved         |                          |      |              |              |         |  |
| Bit 6  |                  | Reserved                 |      |              |              |         |  |
| Bit 5  |                  | Reserved                 |      |              |              | 0       |  |
| Bit 4  | Reserved         |                          |      |              |              | 0       |  |
| Bit 3  |                  | Reserved                 |      |              |              | 0       |  |
| Bit 2  | Reserved         |                          |      |              |              |         |  |
| Bit 1  | Reserved         |                          |      |              |              |         |  |
| Bit 0  | SLEWRATESEL DIF4 | Adjust Slew Rate of DIF4 | RW   | Slow setting | Fast setting | 1       |  |

#### Byte 4 is Reserved and reads back 'hFF

| Byte 5 | Name | Control Function | Туре | 0                         | 1 | Default |
|--------|------|------------------|------|---------------------------|---|---------|
| Bit 7  | RID3 |                  | R    | R<br>R A rev = 0000       |   | 0       |
| Bit 6  | RID2 | Revision ID      | R    |                           |   | 0       |
| Bit 5  | RID1 |                  | R    | $\mathbf{R}$ A rev = 0000 | 0 |         |
| Bit 4  | RID0 |                  | R    |                           |   | 0       |
| Bit 3  | VID3 |                  | R    |                           |   | 0       |
| Bit 2  | VID2 | VENDOR ID        | R    | 0001                      |   | 0       |
| Bit 1  | VID1 | R                | 0001 |                           | 0 |         |
| Bit 0  | VID0 |                  | R    |                           |   | 1       |

#### SMBus Table: Revision and Vendor ID Register

#### SMBus Table: Device Type/Device ID

| Byte 6 | Name         | Control Function | Туре | 0             | 1               | Default |
|--------|--------------|------------------|------|---------------|-----------------|---------|
| Bit 7  | Device Type1 | Device Type      | R    | 00 = FGV,     | 01 = DBV,       | 1       |
| Bit 6  | Device Type0 | Бемсе Туре       | R    | 10 = DMV, 11= | DBV fanout only | 1       |
| Bit 5  | Device ID5   |                  | R    |               |                 | 0       |
| Bit 4  | Device ID4   |                  | R    |               |                 | 0       |
| Bit 3  | Device ID3   | Device ID        | R    | 000101 bina   | ny or 05 bey    | 0       |
| Bit 2  | Device ID2   | Device ID        | R    |               |                 | 1       |
| Bit 1  | Device ID1   |                  | R    |               |                 | 0       |
| Bit 0  | Device ID0   | ]                | R    |               |                 | 1       |

#### SMBus Table: Byte Count Register

| Byte 7 | Name     | Control Function       | Туре | 0                      | 1                     | Default |
|--------|----------|------------------------|------|------------------------|-----------------------|---------|
| Bit 7  |          | Reserved               |      |                        |                       | 0       |
| Bit 6  |          | Reserved               |      |                        |                       | 0       |
| Bit 5  | Reserved |                        |      |                        |                       | 0       |
| Bit 4  | BC4      |                        | RW   |                        |                       | 0       |
| Bit 3  | BC3      |                        | RW   | Writing to this regist | er will configure how | 1       |
| Bit 2  | BC2      | Byte Count Programming | RW   | many bytes will be r   | ead back, default is  | 0       |
| Bit 1  | BC1      |                        | RW   | = 8 b                  | ytes.                 | 0       |
| Bit 0  | BC0      |                        | RW   |                        |                       | 0       |

### **Marking Diagrams**



Notes:

- 1. "LOT" is the lot sequence number.
- 2. "COO" denotes country of origin.
- 3. "YYWW" is the last two digits of the year and week that the part was assembled.
- 4. Line 2: truncated part number
- 5. "L" denotes RoHS compliant package.
- 6. "I" denotes industrial temperature range device.

#### **Thermal Characteristics**

| PARAMETER          | SYMBOL          | CONDITIONS                      | PKG   | TYP<br>VALUE | UNITS | NOTES |
|--------------------|-----------------|---------------------------------|-------|--------------|-------|-------|
|                    | θ <sub>JC</sub> | Junction to Case                |       | 42           | °C/W  | 1     |
|                    | $\theta_{Jb}$   | Junction to Base                |       | 2.4          | °C/W  | 1     |
| Thermal Resistance | $\theta_{JA0}$  | Junction to Air, still air      | NLG32 | 39           | °C/W  | 1     |
| memai nesistance   | $\theta_{JA1}$  | Junction to Air, 1 m/s air flow | NLG32 | 33           | °C/W  | 1     |
|                    | $\theta_{JA3}$  | Junction to Air, 3 m/s air flow |       | 28           | °C/W  | 1     |
|                    | $\theta_{JA5}$  | Junction to Air, 5 m/s air flow |       | 27           | °C/W  | 1     |

<sup>1</sup>ePad soldered to board







Package Outline and Dimensions (NLG32), cont.

#### **Ordering Information**

| Part / Order Number | Shipping Packaging | Package       | Temperature   |
|---------------------|--------------------|---------------|---------------|
| 9DBV0531AKLF        | Trays              | 32-pin VFQFPN | 0 to +70° C   |
| 9DBV0531AKLFT       | Tape and Reel      | 32-pin VFQFPN | 0 to +70° C   |
| 9DBV0531AKILF       | Trays              | 32-pin VFQFPN | -40 to +85° C |
| 9DBV0531AKILFT      | Tape and Reel      | 32-pin VFQFPN | -40 to +85° C |

"LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. "A" is the device revision designator (will not correlate with the datasheet revision).

### **Revision History**

| Rev. | Initiator | Issue Date | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Page #        |
|------|-----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| A    | RDW       | 7/28/2014  | <ol> <li>Updated front page text</li> <li>Updated block diagram</li> <li>Updated electrical tables</li> <li>Updated test loads diagrams.</li> <li>Updated Smbus byte 2, 3 and 6 labeling. Functionality did not change.</li> <li>Move to final.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Various       |
| В    | RDW       | 8/27/2014  | 1. Updated min Vhigh on DIF outputs from 630mV to 660mV, correcting a typo.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7             |
| С    | RDW       | 8/28/2014  | <ol> <li>Corrected Supply Voltage in Absolute Maximim Ratings.</li> <li>Lowered additive phase jitter specs.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Various       |
| D    | RDW       | 3/28/2016  | <ol> <li>Revised front page text extensively.</li> <li>Added note about Spread Spectrum Compatibility to the features.</li> <li>Change pin names of VDDA1.8 and GNDA to VDDO1.8 and GND, to<br/>clarify that this part does not have a PLL. Updated Power Connections<br/>table. This is a document change only. There is no silicon change.</li> <li>Corrected OE4# to indicate an internal pull down, not a pull up.</li> <li>Added epad nomenclature to DS</li> <li>Updated package drawing to lastest version - no package change.</li> <li>Replaced LVDS termination info with reference to AN-891</li> <li>Update current consumption table to remove references to VDDA1.8</li> <li>Added "RMS additive phase jitter: 251fs" to phase noise plot</li> <li>Updated "Clock Input Parameters" table for consistency - no silicon<br/>change.</li> <li>Updated "Output Duty Cycle, Jitter, Skew and PLL Characteristics"<br/>and "Phase Jitter" tables to remove references to bypass mode.</li> </ol> | 1-5,7,9<br>14 |
| Е    | RDW       | 5/23/2016  | Updated POD drawings with the latest from Doc Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 14,15         |



#### **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA

**Sales** 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com

#### Tech Support www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.

Copyright ©2016 Integrated Device Technology, Inc.. All rights reserved.