# RENESAS

## Description

The 9ZML1232 is a 2-input/12-output differential mux for use in servers. It meets the demanding DB1200ZL performance specifications and utilizes Low-Power HCSL-compatible outputs to reduce power consumption and termination components. It is suitable for PCI-Express Gen1–3 or QPI/UPI applications, and uses a fixed external feedback to maintain low drift for demanding QPI applications.

# Applications

Clock Mux for Servers

# **Output Features**

• 12 – Low-Power (LP) HCSL Output Pairs

### Features

- 25MHz to 100MHz ZDB mode; supports PFT clock delay management
- 9 selectable SMBus addresses; multiple devices can share same SMBus segment
- Separate VDDIO for outputs; allows maximum power savings
- PLL or bypass mode; PLL can dejitter incoming clock
- Hardware or software-selectable PLL BW; minimizes jitter peaking in downstream PLLs
- Spread spectrum compatible; tracks spreading input clock for EMI reduction
- SMBus interface; unused outputs can be disabled
- Differential outputs are Low/Low in power down; maximum power savings

# **Key Specifications**

- Cycle-to-cycle jitter < 50ps
- Output-to-output skew < 65ps
- Input-to-output delay: Fixed at 0ps
- Input-to-output delay variation < 50ps
- Phase jitter: PCIe Gen3 < 1ps rms
- Phase jitter: QPI/UPI 9.6GB/s < 0.2ps rms



### Block Diagram

### **Pin Configuration**



^ prefix indicates internal 120Kohm Pull Up v prefix indicates internal 120Kohm Pull down 10mm x 10mm 72-MLF, 0.5mm pin pitch

#### **Power Management Table**

| Inputs      | Control Bits Outputs |   |         |                         |           |  |
|-------------|----------------------|---|---------|-------------------------|-----------|--|
| CKPWRGD_PD# | DIF_IN/<br>DIF_IN#   |   |         | FBOUT_NC/<br>FB_OUT_NC# | PLL State |  |
| 0           | Х                    | Х | Low/Low | Low/Low                 | OFF       |  |
| 1           | Dunning              | 0 | Low/Low | Running                 | ON        |  |
|             | Running              | 1 | Running | Running                 | ON        |  |

#### **PLL Operating Mode Table**

| HiBW_BypM_LoBW#    | Byte0, bit (7:6) |
|--------------------|------------------|
| Low (PLL Low BW)   | 00               |
| Mid (Bypass)       | 01               |
| High (PLL High BW) | 11               |
|                    |                  |

NOTE: PLL is off in Bypass mode

#### **Power Connections**

|            | Description               |                                              |              |  |
|------------|---------------------------|----------------------------------------------|--------------|--|
| VDD        | VDDIO                     | GND                                          | Description  |  |
| 1          |                           | 2                                            | Analog PLL   |  |
| 9          |                           | 8                                            | Analog Input |  |
| 28, 45, 64 | 21, 33, 40,<br>52, 57, 69 | 16, 22, 27, 34,<br>39, 46, 51, 58,<br>63, 70 | DIF clocks   |  |

### **Tri-Level Input Thresholds**

| Level | Voltage                           |
|-------|-----------------------------------|
| Low   | <0.8V                             |
| Mid   | 1.2 <vin<1.8v< td=""></vin<1.8v<> |
| High  | Vin > 2.2V                        |

#### 9ZML1232 SMBus Addressing

| SMB_A(1:0)_tri | SMBus Address (Rd/Wrt bit = 0) |
|----------------|--------------------------------|
| 00             | D8                             |
| OM             | DA                             |
| 01             | DE                             |
| M0             | C2                             |
| MM             | C4                             |
| M1             | C6                             |
| 10             | CA                             |
| 1M             | CC                             |
| 11             | CE                             |

# **Pin Descriptions**

| 1         VDDA         PWR         3.3V power for the PLL core.           2         GNDA         PWR         Ground pin for the PLL core.           3         "SEL_A_B#         Input to select differential input clock A or differential input clock A.           4         ^VHIBW_BYPM_LOBW#         LATCHE         Trilevel input to select High BW. Bypass or Low BW mode.           5         CKPWRGD_PD#         IN         See PLL Operating Mode Table for Details.           3         3.3V input notifies device to sample latched inputs and start up on first high assertion, or exit Power Down Mode on subsequent assertions. Low enters Power Down Mode.           6         DIF_INB         IN         0.7V HCSL-Compatible Differential True input           8         GND         PWR         Ground pin.         an analog power for differential input clock (receiver). This VDD should be treated as an analog power rail and filterential complement input           9         VDDR         PWR         GSWB_AO_tri         IN         0.7V HCSL-Compatible Differential True input           11         DIF_INA         IN         0.7V HCSL-Compatible Differential Complement input           12         vSMB_AO_tri         IN         SMBA_A1 to decode 1 of SMBUs Addresses. It has an internal 120Kohm pull down resistor.           13         SMBDAT         IN         Clockp in of SMBUS cincury, 5V blerant <t< th=""><th>PIN #</th><th>PIN NAME</th><th>PIN TYPE</th><th>DESCRIPTION</th></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PIN # | PIN NAME    | PIN TYPE | DESCRIPTION                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|----------|--------------------------------------------------------------------------------------|
| 3         ^SEL_A_B#         Input to select differential input clock A or differential input clock B. This input has an internal pull-up resistor.           4         ^VHIBW_BYPM_LOBV#         LATCHE         Trilevel input to select High BW, Bypass or Low BW mode.           5         CKPWRGD_PD#         IN         3.3 VInput notifies device to sample latched inputs and start up on first high assertion, or exit Power Down Mode on subsequent assertions. Low enters Power Down Mode.           6         DIF INB         IN         0.7 V HCSL-Compabibe Differential True input           7         DIF INB#         IN         0.7 V HCSL-Compabibe Differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           9         VDDR         PWR         Ground pin.         3.3V power for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           10         DIF INA         IN         0.7 V HCSL-Compabibe Differential True input           11         DIF INA         IN         0.7 V HCSL-Compabibe Differential True input           12         vSMB_A0_tri         IN         SMBus address it. This is a tri-level input that works in conjunction with the SMB_2 to decode 1 of SMBUs circuitry. SV tolerant           14         SMBDAT         IN         Clock pin of SMBUS circuitry. SV tolerant           14         SMB_DAT_tri         IN         C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1     | VDDA        | PWR      | 3.3V power for the PLL core.                                                         |
| 3         ^SEL_A_B#         Input to select differential input clock A or differential input clock B. This input has an internal pull-up resistor.           4         ^VHIBW_BYPM_LOBV#         LATCHE         Trilevel input to select High BW, Bypass or Low BW mode.           5         CKPWRGD_PD#         IN         3.3 VInput notifies device to sample latched inputs and start up on first high assertion, or exit Power Down Mode on subsequent assertions. Low enters Power Down Mode.           6         DIF INB         IN         0.7 V HCSL-Compabibe Differential True input           7         DIF INB#         IN         0.7 V HCSL-Compabibe Differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           9         VDDR         PWR         Ground pin.         3.3V power for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           10         DIF INA         IN         0.7 V HCSL-Compabibe Differential True input           11         DIF INA         IN         0.7 V HCSL-Compabibe Differential True input           12         vSMB_A0_tri         IN         SMBus address it. This is a tri-level input that works in conjunction with the SMB_2 to decode 1 of SMBUs circuitry. SV tolerant           14         SMBDAT         IN         Clock pin of SMBUS circuitry. SV tolerant           14         SMB_DAT_tri         IN         C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2     | GNDA        | PWR      |                                                                                      |
| Image: Construct State         Image: Construct State           4         ^vHIBW_BYPM_LOBW#         LATCHE<br>D IN         Trilevel input to select High BW, Bypass or Low BW mode.           5         CKPWRGD_PD#         IN         3.3V Input notifies device to sample latched inputs and start up on first high<br>assertion, or exit Power Down Mode.           6         DIF INB         IN         0.7 V HCSL-Compatible Differential True input           7         DIF_INB#         IN         0.7 V HCSL-Compatible Differential True input           8         GND         PWR         Ground pin.           9         VDDR         PWR         3.3V power for differential input clock (receiver). This VDD should be treated as<br>an analog power rail and filtered appropriately.           10         DIF_INA         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA         IN         0.7 V HCSL-Compatible Differential True input           12         vSMB_A0_tri         IN         0.7 V HCSL-Compatible Differential True input that works in conjunction with the<br>SMBus address bit. This is a tri-level input that works in conjunction with the<br>SMBus address bit. This is a tri-level input that works in conjunction with the<br>SMBus address bit. This is a tri-level input that works in conjunction with the<br>SMB_A0 to decode 1 of 9 SMBus addresses. It has an internal 120Kohm pull<br>down resistor.           13         SMBDAT         IN         Cock pin of SMBUS circuitr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |             |          |                                                                                      |
| Image: Construct Selected, 1 = Input & Sele | 3     | ^SEL_A_B#   | IN       | an internal pull-up resistor.                                                        |
| 4         "Milby_BPM_LOBW_         D IN         See PLL Operating Mode Table for Details.           5         CKPWRGD_PD#         IN         3.3V Input notifies device to sample latched inputs and start up on first high assertion, or exit Power Down Mode on subsequent assertions. Low enters Power Down Mode.           6         DIF. INB         IN         0.7 V HCSL-Compatible Differential True input           7         DIF. INB#         IN         0.7 V HCSL-Compatible Differential True input           8         GND         PWR         Ground pin.           9         VDDR         PWR         3.3V power for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           10         DIF. INA         IN         0.7 V HCSL-Compatible Differential Complement Input           11         DIF. INA         IN         0.7 V HCSL-Compatible Differential Complement Input           12         vSMB_A0_tri         IN         SMBus address bit. This is a tri-level input thatworks in conjunction with the SMB_LA to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           13         SMBOLT         I/O         Data pin of SMBUS circuity, 5V tolerant           14         SMB_LA1_tri         IN         SMB_LA to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |             |          | 0 = Input B selected, 1 = Input A selected.                                          |
| DIN         See PLC Operating Mode Table for Details.           5         CKPWRGD_PD#         IN         3.3 Viput notifies device to sample Table attahed inputs and start up on first high assertion, or exit Power Down Mode on subsequent assertions. Low enters Power Down Mode.           6         DIF_INB         IN         0.7 V HCSL-Compatible Differential True input           7         DIF_INB#         IN         0.7 V HCSL-Compatible Differential Complement Input           8         GND         PWR         Ground pin.           9         VDDR         PWR         Ground pin.           10         DIF_INA         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA         IN         0.7 V HCSL-Compatible Differential True input           12         vSMB_A0_tri         IN         0.7 V HCSL-Compatible Differential Complement Input           12         vSMB_A1_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A to decode1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           13         SMBOAT         IN         Cock parant           14         SMB_CK         IN         Cock progradian delay.           15         vSMB_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4     |             | LATCHE   | Trilevel input to select High BW, Bypass or Low BW mode.                             |
| 5         CKPWRGD_PD#         IN         assertion, or exit Power Down Mode on subsequent assertions. Low enters<br>Power Down Mode.           6         DIF. INB         IN         0.7 V HCSL-Compatible Differential True input           7         DIF. INB#         IN         0.7 V HCSL-Compatible Differential Complement Input           8         GND         PWR         Ground pin.           9         VDDR         PWR         3.3V power for differential input clock (receiver). This VDD should be treated as<br>an analog power rail and filtered appropriately.           10         DIF. INA         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           12         vSMB_A0_tri         IN         SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level input that works in conjunction with the<br>SMBUS address bit. This is a tri-level                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4     |             | D IN     | See PLL Operating Mode Table for Details.                                            |
| Power Down Mode.           6         DIF_INB#         IN         0.7 V HCSL-Compatible Differential True input           7         DIF_INB#         IN         0.7 V HCSL-Compatible Differential Complement Input           8         GND         PWR         Ground pin.           9         VDDR         PWR         3.3V power for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           10         DIF_INA         IN         0.7 V HCSL-Compatible Differential Complement Input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential Complement Input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential Complement Input           12         vSMB_A0_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A1 to decode 1 of 9 SMBUS Circuitry, 5V tolerant           14         SMBCLK         IN         Clock pin of SMBUS Circuitry, 5V tolerant           15         vSMB_A1_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR         Ground pin.         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |             |          | 3.3V Input notifies device to sample latched inputs and start up on first high       |
| 6         DIF_INB         IN         0.7 V HCSL-Compatible Differential True input           7         DIF_INB#         IN         0.7 V HCSL-Compatible Differential Complement Input           8         GND         PWR         Ground pin.           9         VDDR         PWR         Ground pin.           10         DIF_INA         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential Complement Input           12         VSMB_A0_tri         IN         0.7 V HCSL-Compatible Differential Complement Input           13         SMBDAT         I/O         Data pin of SMBUS circuitry, 5V tolerant           14         SMBCLK         IN         Clock pin of SMBUS circuitry, 5V tolerant           15         vSMB_A1_tri         IN         SMBus Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR         Ground pin.         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get0 propagation delay.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5     | CKPWRGD_PD# | IN       | assertion, or exit Power Down Mode on subsequent assertions. Low enters              |
| 7       DIF_INB#       IN       0.7 V HCSL-Compatible Differential Complement Input         8       GND       PWR       Ground pin.         9       VDDR       PWR       3.3V power for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.         10       DIF_INA       IN       0.7 V HCSL-Compatible Differential True input         11       DIF_INA#       IN       0.7 V HCSL-Compatible Differential Complement Input         12       VSMB_A0_tri       IN       0.7 V HCSL-Compatible Differential Complement Input         13       SMBDAT       IN       0.7 V HCSL-Compatible Differential Complement Input         14       SMBLX       SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A1 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.         16       GND       PWR       Ground pin.       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an intermal pull-up resistor. 1 = di                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |             |          | Power Down Mode.                                                                     |
| 8         GND         PWR         Ground pin.           9         VDDR         PWR         3.3V power for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           10         DIF INA         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential frue input           12         vSMB_A0_tri         IN         0.7 V HCSL-Compatible Differential frue input           12         vSMB_A0_tri         IN         0.7 V HCSL-Compatible Differential four the works in conjunction with the SMB_At to decode 1 of 9 SMBUS circuitry, 5V tolerant           13         SMBDAT         I/O         Data pin of SMBUS circuitry, 5V tolerant           14         SMBCLK         IN         Clock pin of SMBUS circuitry, 5V tolerant           15         vSMB_A1_tri         IN         SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR         Ground pin.         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           17         FBOUT_NC#         OUT         OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6     |             |          |                                                                                      |
| 9         VDDR         PWR         3.3V power for differential input clock (receiver). This VDD should be treated as an analog power rail and filtered appropriately.           10         DIF_INA         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           12         VSMB_A0_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A1 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           13         SMBDAT         I/O         Data pin of SMBUS circuitry. 5V tolerant           14         SMBLA1_tri         IN         Clock pin of SMBUS circuitry. 5V tolerant           15         vSMB_A1_tri         IN         SMBus Address bit. This is a tri-level input that works in conjunction with the conceted to anything outside the chip. It exists to provide delay path matching to get0 propagation delay.           16         GND         PWR         Ground pin.           17         FBOUT_NC         OUT         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get0 propagation delay.           18         FBOUT_NC         OUT         True half of differential feedback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7     | DIF_INB#    | IN       | 0.7 V HCSL-Compatible Differential Complement Input                                  |
| 9         VUDR         PVWR         an analog power rail and filtered appropriately.           10         DIF_INA#         IN         0.7 V HCSL-Compatible Differential True input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential Complement Input           11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential Complement Input           12         vSMB_A0_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A1 to decode 1 of 9 SMBus ddresses. It has an internal 120Kohm pull down resistor.           13         SMBCLK         IN         Clock pin of SMBUS circuitry, 5V tolerant           14         SMBCLK         IN         Clock pin of SMBUS direuses bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR         Ground pin.           17         FBOUT_NC#         OUT         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           18         FBOUT_NC         OUT         True half of differential feedback output. This pin has an internal pull-up resistor.           19         ^OE0#         IN         Active low input for enabling DIF pair 0. This pin has an internal pull-u                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8     | GND         | PWR      |                                                                                      |
| Image: Comparison of the second sec | ۹     | VDDR        | PWR      |                                                                                      |
| 11         DIF_INA#         IN         0.7 V HCSL-Compatible Differential Complement Input           12         vSMB_A0_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the docode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           13         SMBDAT         I/O         Data pin of SMBUS circuitry, 5V tolerant           14         SMB_A11_tri         I/N         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBUs Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR         Ground pin.           17         FBOUT_NC#         OUT         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           18         FBOUT_NC         OUT         True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           19         ^OE0#         IN         Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs           20         ^OE1#         IN         Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs           21         VDDIO         PWR         Grou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Ŭ     |             |          |                                                                                      |
| 12         VSMB_A0_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A1 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           13         SMBDAT         I/O         Data pin of SMBUS circuitry, 5V tolerant           14         SMBCLK         IN         Clock pin of SMBUS circuitry, 5V tolerant           15         vSMB_A1_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR         Ground pin.           17         FBOUT_NC#         OUT         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           18         FBOUT_NC         OUT         Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor.           19         ^OE0#         IN         Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor.           20         ^OE1#         IN         Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor.           21         VDDIO         PWR         Fround pin.         = enable outputs           22         GND         OUT         0.7V differential true clock ou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |             |          |                                                                                      |
| 12       vSMB_A0_tri       IN       SMB_A1 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.         13       SMBDAT       I/O       Data pin of SMBUS circuitry, 5V tolerant         14       SMBCLK       IN       Clock pin of SMBUS circuitry, 5V tolerant         15       vSMB_A1_tri       IN       Clock pin of SMBUS circuitry, 5V tolerant         16       GND       PWR       Ground pin.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 = disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 = disable outputs, 0 = enable outputs         23       DIF 0       OUT       0.7V differential recoke output         24       DIF 0#       OUT       0.7V differential Complementary clock output         25       DIF_1       OUT       0.7V differential C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11    | DIF_INA#    | IN       |                                                                                      |
| down resistor.           13         SMBDAT         I/O         Data pin of SMBUS circuitry, 5V tolerant           14         SMBCLK         IN         Clock pin of SMBUS circuitry, 5V tolerant           15         vSMB_A1_tri         IN         SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.           16         GND         PWR         Ground pin.           17         FBOUT_NC#         OUT         Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           18         FBOUT_NC         OUT         True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           19         ^OE0#         IN         Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 = disable outputs, 0 = enable outputs           20         ^OE1#         IN         Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 = disable outputs, 0 = enable outputs           21         VDDIO         PWR         Forum dpin.           22         GND         PWR         Ground pin.           23         DIF 0         OUT         0.7V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |             |          |                                                                                      |
| 13       SMBDAT       I/O       Data pin of SMBUS circuitry, 5V tolerant         14       SMBCLK       IN       Clock pin of SMBUS circuitry, 5V tolerant         15       vSMB_A1_tri       IN       SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.         16       GND       PWR       Ground pin.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         21       VDDIO       PWR       Ground pin.         23       DIF 0       OUT       0.7V differential Complementary clock output         24       DIF_0#       OUT       0.7V differential Complementary clock output         25       DIF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 12    | vSMB_A0_tri | IN       |                                                                                      |
| 14       SMBCLK       IN       Clock pin of SMBUS circuity, 5V tolerant         15       vSMB_A1_tri       IN       SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.         16       GND       PWR       Ground pin.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         21       VDDIO       PWR       Ground pin.         23       DIF_0       OUT       0.7V differential true clock output         24       DIF_0#       OUT       0.7V differential complementary clock output         25       DIF_1       OUT       0.7V differential complementary clock output         26       DIF_1## <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |             |          |                                                                                      |
| 15       vSMB_A1_tri       IN       SMBus address bit. This is a tri-level input that works in conjunction with the SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.         16       GND       PWR       Ground pin.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         21       VDDIO       PWR       Ground pin.         23       DIF 0       OUT       0.7V differential true clock output         24       DIF 0#       OUT       0.7V differential Complementary clock output         25       DIF 1       OUT       0.7V differential Complementary clock output         26       DIF 1#       OUT       0.7V differential Complementary clock output         26       DIF 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |             |          |                                                                                      |
| 15       vSMB_A1_tri       IN       SMB_A0 to decode 1 of 9 SMBus Addresses. It has an internal 120Kohm pull down resistor.         16       GND       PWR       Ground pin.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         21       VDDIO       PWR       Ground pin. 2         22       GND       PWR       Ground pin. 2         23       DIF 0       OUT       0.7V differential complementary clock output         24       DIF 0       OUT       0.7V differential Complementary clock output         25       DIF_1#       OUT       0.7V differential Complementary clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output <tr< td=""><td>14</td><td>SMBCLK</td><td>IN</td><td></td></tr<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 14    | SMBCLK      | IN       |                                                                                      |
| 16       GND       PWR       Ground pin.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         21       VDDIO       PWR       Power supply for differential toutputs         22       GND       PWR       Ground pin.         23       DIF_0       OUT       0.7V differential true clock output         24       DIF_0#       OUT       0.7V differential Complementary clock output         25       DIF_1       OUT       0.7V differential Complementary clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |             |          |                                                                                      |
| 16       GND       PWR       Ground pin.         17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs         21       VDDIO       PWR       Power supply for differential toutputs         22       GND       PWR       Ground pin.         23       DIF_0       OUT       0.7V differential true clock output         25       DIF_1       OUT       0.7V differential Complementary clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         27       GND       PWR       Ground pin.         28       DIF       Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15    | vSMB_A1_tri | IN       |                                                                                      |
| 17       FBOUT_NC#       OUT       Complementary half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         18       FBOUT_NC       OUT       True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.         19       ^OE0#       IN       Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 = disable outputs, 0 = enable outputs         20       ^OE1#       IN       Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 = disable outputs, 0 = enable outputs         21       VDDIO       PWR       Power supply for differential outputs         22       GND       PWR       Ground pin.         23       DIF_0       OUT       0.7V differential Complementary clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         27       GND       PWR       Ground pin.         28       DIF_2       OUT       0.7V differential true clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         28       DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |             |          |                                                                                      |
| 17FBOUT_NC#OUTconnected to anything outside the chip. It exists to provide delay path matching to<br>get 0 propagation delay.18FBOUT_NCOUTTrue half of differential feedback output. This pin should NOT be connected to<br>anything outside the chip. It exists to provide delay path matching to get 0<br>propagation delay.19^OE0#INActive low input for enabling DIF pair 0. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs20^OE1#INActive low input for enabling DIF pair 1. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential Complementary clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWROUT29DIF_2OUT0.7V differential true clock output21VDDPWRGround pin.23DIF_1#OUT0.7V differential Complementary clock output26DIF_1#OUT0.7V differential True clock output27GNDPWRGround pin.28VDDPWROUT30DIF_2#OUT0.7V differential true clock output30DIF_2#OUT <t< td=""><td>16</td><td>GND</td><td>PWR</td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16    | GND         | PWR      |                                                                                      |
| get 0 propagation delay.           18         FBOUT_NC         OUT         True half of differential feedback output. This pin should NOT be connected to anything outside the chip. It exists to provide delay path matching to get 0 propagation delay.           19         ^OE0#         IN         Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs           20         ^OE1#         IN         Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. 1 =disable outputs, 0 = enable outputs           21         VDDIO         PWR         Power supply for differential outputs           22         GND         PWR         Ground pin.           23         DIF_0         OUT         0.7V differential Complementary clock output           25         DIF_1         OUT         0.7V differential true clock output           26         DIF_1#         OUT         0.7V differential complementary clock output           25         DIF_1         OUT         0.7V differential true clock output           27         GND         PWR         Ground pin.           28         VDD         PWR         Ground pin.           29         DIF_2         OUT         0.7V differential true clock output           30         DIF_2#         OUT         0.7V d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |             |          |                                                                                      |
| 18FBOUT_NCOUTTrue half of differential feedback output. This pin should NOT be connected to<br>anything outside the chip. It exists to provide delay path matching to get 0<br>propagation delay.19^OE0#INActive low input for enabling DIF pair 0. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs20^OE1#INActive low input for enabling DIF pair 1. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential complementary clock output25DIF_1OUT0.7V differential Complementary clock output26DIF_1#OUT0.7V differential complementary clock output25DIF_1#OUT0.7V differential true clock output26DIF_2OUT0.7V differential complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 17    | FBOUT_NC#   | OUT      |                                                                                      |
| 18FBOUT_NCOUTanything outside the chip. It exists to provide delay path matching to get 0<br>propagation delay.19^OE0#INActive low input for enabling DIF pair 0. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs20^OE1#INActive low input for enabling DIF pair 1. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential Complementary clock output26DF_1#OUT0.7V differential Complementary clock output25DIF_2OUT0.7V differential Complementary clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential True clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |             |          |                                                                                      |
| Image: 19Propagation delay.19^OE0#INActive low input for enabling DIF pair 0. This pin has an internal pull-up resistor.<br>1 = disable outputs, 0 = enable outputs20^OE1#INActive low input for enabling DIF pair 1. This pin has an internal pull-up resistor.<br>1 = disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential complementary clock output25DIF_1OUT0.7V differential Complementary clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |             |          |                                                                                      |
| 19^OE0#INActive low input for enabling DIF pair 0. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs20^OE1#INActive low input for enabling DIF pair 1. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential Complementary clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 18    | FBOUT_NC    | 001      |                                                                                      |
| 19*OEU#IN1 =disable outputs, 0 = enable outputs20^OE1#INActive low input for enabling DIF pair 1. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential Complementary clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |             |          | propagation delay.                                                                   |
| 1 =disable outputs, 0 = enable outputs20^OE1#INActive low input for enabling DIF pair 1. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential true clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRGround pin.29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10    | 1050#       |          | Active low input for enabling DIF pair 0. This pin has an internal pull-up resistor. |
| 20NOE1#IN1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential true clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19    | AOE0#       | IIN      | 1 =disable outputs, 0 = enable outputs                                               |
| 20*OE1#IN1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential true clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |             |          |                                                                                      |
| 1 =disable outputs, 0 = enable outputs21VDDIOPWRPower supply for differential outputs22GNDPWRGround pin.23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential true clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20    | AOE1#       | 15.1     | Active low input for enabling DIF pair 1. This pin has an internal pull-up resistor. |
| 22       GND       PWR       Ground pin.         23       DIF_0       OUT       0.7V differential true clock output         24       DIF_0#       OUT       0.7V differential Complementary clock output         25       DIF_1       OUT       0.7V differential true clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         27       GND       PWR       Ground pin.         28       VDD       PWR       Power supply, nominal 3.3V         29       DIF_2       OUT       0.7V differential true clock output         30       DIF_2#       OUT       0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20    | "OEI#       | IIN      | 1 =disable outputs, 0 = enable outputs                                               |
| 22       GND       PWR       Ground pin.         23       DIF_0       OUT       0.7V differential true clock output         24       DIF_0#       OUT       0.7V differential Complementary clock output         25       DIF_1       OUT       0.7V differential true clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         27       GND       PWR       Ground pin.         28       VDD       PWR       Power supply, nominal 3.3V         29       DIF_2       OUT       0.7V differential true clock output         30       DIF_2#       OUT       0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 21    |             |          | Power supply for differential outputs                                                |
| 23DIF_0OUT0.7V differential true clock output24DIF_0#OUT0.7V differential Complementary clock output25DIF_1OUT0.7V differential true clock output26DIF_1#OUT0.7V differential Complementary clock output27GNDPWRGround pin.28VDDPWRPower supply, nominal 3.3V29DIF_2OUT0.7V differential true clock output30DIF_2#OUT0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |             |          |                                                                                      |
| 24       DIF_0#       OUT       0.7V differential Complementary clock output         25       DIF_1       OUT       0.7V differential true clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         27       GND       PWR       Ground pin.         28       VDD       PWR       Power supply, nominal 3.3V         29       DIF_2       OUT       0.7V differential true clock output         30       DIF_2#       OUT       0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |             |          |                                                                                      |
| 25       DIF_1       OUT       0.7V differential true clock output         26       DIF_1#       OUT       0.7V differential Complementary clock output         27       GND       PWR       Ground pin.         28       VDD       PWR       Power supply, nominal 3.3V         29       DIF_2       OUT       0.7V differential true clock output         30       DIF_2#       OUT       0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |             |          |                                                                                      |
| 26       DIF_1#       OUT       0.7V differential Complementary clock output         27       GND       PWR       Ground pin.         28       VDD       PWR       Power supply, nominal 3.3V         29       DIF_2       OUT       0.7V differential true clock output         30       DIF_2#       OUT       0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |             |          |                                                                                      |
| 27     GND     PWR     Ground pin.       28     VDD     PWR     Power supply, nominal 3.3V       29     DIF_2     OUT     0.7V differential true clock output       30     DIF_2#     OUT     0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |             |          |                                                                                      |
| 28         VDD         PWR         Power supply, nominal 3.3V           29         DIF_2         OUT         0.7V differential true clock output           30         DIF_2#         OUT         0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |             |          |                                                                                      |
| 29     DIF_2     OUT     0.7V differential true clock output       30     DIF_2#     OUT     0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |             |          |                                                                                      |
| 30 DIF_2# OUT 0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |             |          |                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |             |          |                                                                                      |
| J 31 J DIF 3 J OU I J 0.7V differential true clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 31    | DIF 3       | OUT      | 0.7V differential true clock output                                                  |
| 32 DIF_3# OUT 0.7V differential Complementary clock output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       | _           |          |                                                                                      |
| 33 VDDIO PWR Power supply for differential outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |             | 1        |                                                                                      |
| 34 GND PWR Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |             |          |                                                                                      |

# Pin Descriptions (cont.)

| PIN # | PIN NAME | PIN TYPE | DESCRIPTION                                                                                                                     |
|-------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------|
| 35    | ^OE2#    | IN       | Active low input for enabling DIF pair 2. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 36    | ^OE3#    | IN       | Active low input for enabling DIF pair 3. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 37    | ^OE4#    | IN       | Active low input for enabling DIF pair 4. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 38    | ^OE5#    | IN       | Active low input for enabling DIF pair 5. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 39    | GND      | PWR      | Ground pin.                                                                                                                     |
| 40    | VDDIO    | PWR      | Power supply for differential outputs                                                                                           |
| 41    | DIF_4    | OUT      | 0.7V differential true clock output                                                                                             |
| 42    | DIF_4#   | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 43    | DIF_5    | OUT      | 0.7V differential true clock output                                                                                             |
| 44    | DIF_5#   | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 45    | VDD      | PWR      | Power supply, nominal 3.3V                                                                                                      |
| 46    | GND      | PWR      | Ground pin.                                                                                                                     |
| 47    | DIF_6    | OUT      | 0.7V differential true clock output                                                                                             |
| 48    | DIF_6#   | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 49    | DIF_7    | OUT      | 0.7V differential true clock output                                                                                             |
| 50    | DIF_7#   | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 51    | GND      | PWR      | Ground pin.                                                                                                                     |
| 52    | VDDIO    | PWR      | Power supply for differential outputs                                                                                           |
| 53    | ^OE6#    | IN       | Active low input for enabling DIF pair 6. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 54    | ^OE7#    | IN       | Active low input for enabling DIF pair 7. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 55    | ^OE8#    | IN       | Active low input for enabling DIF pair 8. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 56    | ^OE9#    | IN       | Active low input for enabling DIF pair 9. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs  |
| 57    | VDDIO    | PWR      | Power supply for differential outputs                                                                                           |
| 58    | GND      | PWR      | Ground pin.                                                                                                                     |
| 59    | DIF_8    | OUT      | 0.7V differential true clock output                                                                                             |
| 60    | DIF_8#   | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 61    | DIF_9    | OUT      | 0.7V differential true clock output                                                                                             |
| 62    | DIF_9#   | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 63    | GND      | PWR      | Ground pin.                                                                                                                     |
| 64    | VDD      | PWR      | Power supply, nominal 3.3V                                                                                                      |
| 65    | DIF_10   | OUT      | 0.7V differential true clock output                                                                                             |
| 66    | DIF_10#  | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 67    | DIF_11   | OUT      | 0.7V differential true clock output                                                                                             |
| 68    | DIF_11#  | OUT      | 0.7V differential Complementary clock output                                                                                    |
| 69    |          | PWR      | Power supply for differential outputs                                                                                           |
| 70    | GND      | PWR      | Ground pin.                                                                                                                     |
| 71    | ^OE10#   | IN       | Active low input for enabling DIF pair 10. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs |
| 72    | ^OE11#   | IN       | Active low input for enabling DIF pair 11. This pin has an internal pull-up resistor.<br>1 =disable outputs, 0 = enable outputs |

### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the 9ZML1232. These ratings, which are standard values for Renesas commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| PARAMETER                 | SYMBOL          | CONDITIONS                 | MIN     | TYP | MAX                   | UNITS | NOTES |
|---------------------------|-----------------|----------------------------|---------|-----|-----------------------|-------|-------|
| 3.3V Core Supply Voltage  | VDDA, R         |                            |         |     | 4.6                   | V     | 1,2   |
| 3.3V Logic Supply Voltage | VDD             |                            |         |     | 4.6                   | V     | 1,2   |
| I/O Supply Voltage        | VDDIO           |                            |         |     | 4.6                   | V     | 1,2   |
| Input Low Voltage         | V <sub>IL</sub> |                            | GND-0.5 |     |                       | V     | 1     |
| Input High Voltage        | V <sub>IH</sub> | Except for SMBus interface |         |     | V <sub>DD</sub> +0.5V | V     | 1     |
| Input High Voltage        | VIHSMB          | SMBus clock and data pins  |         |     | 5.5V                  | V     | 1     |
| Storage Temperature       | Ts              |                            | -65     |     | 150                   | °C    | 1     |
| Junction Temperature      | Tj              |                            |         |     | 125                   | °C    | 1     |
| Input ESD protection      | ESD prot        | Human Body Model           | 2000    |     |                       | V     | 1     |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Operation under these conditions is neither implied nor guaranteed.

### **Electrical Characteristics–DIF\_IN Clock Input Parameters**

TA = T<sub>COM</sub>, Supply Voltage VDD/VDDA = 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%. See Test Loads for Loading Conditions

| PARAMETER                           | SYMBOL             | CONDITIONS                             | MIN | TYP | MAX | UNITS | NOTES |
|-------------------------------------|--------------------|----------------------------------------|-----|-----|-----|-------|-------|
| Input Crossover Voltage -<br>DIF_IN | V <sub>CROSS</sub> | Crossover Voltage                      | 150 |     | 900 | mV    | 1     |
| Input Swing - DIF_IN                | V <sub>SWING</sub> | Differential value                     | 300 |     |     | mV    | 1     |
| Input Slew Rate - DIF_IN            | dv/dt              | Measured differentially                | 0.4 |     | 8   | V/ns  | 1,2   |
| Input Leakage Current               | l <sub>IN</sub>    | $V_{IN} = V_{DD}, V_{IN} = GND$        | -5  |     | 5   | uA    |       |
| Input Duty Cycle                    | d <sub>tin</sub>   | Measurement from differential waveform | 45  |     | 55  | %     | 1     |
| Input Jitter - Cycle to Cycle       | J <sub>DIFIn</sub> | Differential Measurement               | 0   |     | 125 | ps    | 1     |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Slew rate measured through +/-75mV window centered around differential zero.

### **Electrical Characteristics–Input/Supply/Common Output Parameters**

TA = T<sub>COM</sub>; Supply Voltage VDD/VDDA = 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%. See Test Loads for Loading Conditions

| PARAMETER                        | SYMBOL              | CONDITIONS                                                                                                                                                                                                 | MIN       | TYP    | MAX                   | UNITS  | NOTES |
|----------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------------------|--------|-------|
| Ambient Operating<br>Temperature | T <sub>COM</sub>    | Commercial range                                                                                                                                                                                           | 0         | 25     | 70                    | °C     | 1     |
| Input High Voltage               | V <sub>IH</sub>     | Single-ended inputs, except SMBus, low<br>threshold and tri-level inputs                                                                                                                                   | 2         |        | V <sub>DD</sub> + 0.3 | V      | 1     |
| Input Low Voltage                | V <sub>IL</sub>     | Single-ended inputs, except SMBus, low<br>threshold and tri-level inputs                                                                                                                                   | GND - 0.3 |        | 0.8                   | V      | 1     |
|                                  | I <sub>IN</sub>     | Single-ended inputs, $V_{IN}$ = GND, $V_{IN}$ = VDD                                                                                                                                                        | -5        | -0.12  | 5                     | uA     | 1     |
| Input Current                    | I <sub>INP</sub>    | $\label{eq:VIN} \begin{array}{l} Single-ended inputs \\ V_{1N} = 0 \; V; \; \mbox{Inputs with internal pull-up resistors} \\ V_{1N} = VDD; \; \mbox{Inputs with internal pull-down resistors} \end{array}$ | -200      | -0.02  | 200                   | uA     | 1     |
| Input Frequency                  | F <sub>ibyp</sub>   | V <sub>DD</sub> = 3.3 V, Bypass mode                                                                                                                                                                       | 25        |        | 150                   | MHz    | 2     |
|                                  | F <sub>ipll</sub>   | V <sub>DD</sub> = 3.3 V, 100MHz PLL mode                                                                                                                                                                   | 25        | 100.00 | 110                   | MHz    | 2     |
| Pin Inductance                   | $L_{pin}$           |                                                                                                                                                                                                            |           |        | 7                     | nH     | 1     |
|                                  | C <sub>IN</sub>     | Logic Inputs, except DIF_IN                                                                                                                                                                                | 1.5       |        | 5                     | pF     | 1     |
| Capacitance                      | $C_{INDIF\_IN}$     | DIF_IN differential clock inputs                                                                                                                                                                           | 1.5       |        | 2.7                   | pF     | 1,4   |
|                                  | C <sub>OUT</sub>    | Output pin capacitance                                                                                                                                                                                     |           |        | 6                     | pF     | 1     |
| Clk Stabilization                | T <sub>STAB</sub>   | From V <sub>DD</sub> Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock                                                                                                      |           |        | 1                     | ms     | 1,2   |
| Input SS Modulation<br>Frequency | f <sub>MODIN</sub>  | Allowable Frequency<br>(Triangular Modulation)                                                                                                                                                             | 30        |        | 33                    | kHz    | 1     |
| OE# Latency                      | t <sub>LATOE#</sub> | DIF start after OE# assertion<br>DIF stop after OE# deassertion                                                                                                                                            | 4         |        | 12                    | clocks | 1     |
| Tdrive_PD#                       | t <sub>DRVPD</sub>  | DIF output enable after<br>PD# de-assertion                                                                                                                                                                |           |        | 300                   | us     | 1,3   |
| Tfall                            | t <sub>F</sub>      | Fall time of control inputs                                                                                                                                                                                |           |        | 5                     | ns     | 1,2   |
| Trise                            | t <sub>R</sub>      | Rise time of control inputs                                                                                                                                                                                |           |        | 5                     | ns     | 1,2   |
| SMBus Input Low Voltage          | VILSMB              |                                                                                                                                                                                                            |           |        | 0.8                   | V      | 1     |
| SMBus Input High Voltage         | VIHSMB              |                                                                                                                                                                                                            | 2.1       |        | V <sub>DDSMB</sub>    | V      | 1     |
| MBus Output Low Voltage          | VOLSMB              | At I <sub>PULLUP</sub>                                                                                                                                                                                     |           |        | 0.4                   | V      | 1     |
| SMBus Sink Current               | I <sub>PULLUP</sub> | At V <sub>OL</sub>                                                                                                                                                                                         | 4         |        |                       | mA     | 1     |
| Nominal Bus Voltage              | V <sub>DDSMB</sub>  | 3V to 5V +/- 10%                                                                                                                                                                                           | 2.7       |        | 5.5                   | V      | 1     |
| SCLK/SDATA Rise Time             | t <sub>RSMB</sub>   | (Max VIL - 0.15) to (Min VIH + 0.15)                                                                                                                                                                       |           |        | 1000                  | ns     | 1     |
| SCLK/SDATA Fall Time             | t <sub>FSMB</sub>   | (Min VIH + 0.15) to (Max VIL - 0.15)                                                                                                                                                                       |           |        | 300                   | ns     | 1     |
| SMBus Operating<br>Frequency     | f <sub>MAXSMB</sub> | Maximum SMBus operating frequency                                                                                                                                                                          |           |        | 400                   | kHz    | 1,5   |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> Control input must be monotonic from 20% to 80% of input swing.

 $^{3}$  Time from deassertion until outputs are >200mV.

<sup>4</sup> DIF\_IN input.

<sup>5</sup> The differential input clock must be running for the SMBus to be active.

### **Electrical Characteristics–DIF 0.7V Low Power Differential Outputs**

TA = T<sub>COM</sub>; Supply Voltage VDD/VDDA = 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%. See Test Loads for Loading Conditions

| PARAMETER              | SYMBOL     | CONDITIONS                                                                                 | MIN  | TYP  | MAX  | UNITS | NOTES   |
|------------------------|------------|--------------------------------------------------------------------------------------------|------|------|------|-------|---------|
| Slew rate              | Trf        | Scope averaging on                                                                         | 1    | 3.3  | 4    | V/ns  | 1, 2, 3 |
| Slew rate matching     | ΔTrf       | Slew rate matching, Scope averaging on                                                     |      | 2    | 20   | %     | 1, 2, 4 |
| Voltage High           | VHigh      | Statistical measurement on single-ended signal<br>using oscilloscope math function. (Scope | 660  | 804  | 850  | mV    | 1       |
| Voltage Low            | VLow       | averaging on)                                                                              | -150 | 19   | 150  | 1110  | 1       |
| Max Voltage            | Vmax       | Measurement on single ended signal using                                                   |      | 885  | 1150 | mV    | 1       |
| Min Voltage            | Vmin       | absolute value. (Scope averaging off)                                                      | -300 | -29  |      | IIIV  | 1       |
| Vswing                 | Vswing     | Scope averaging off                                                                        | 300  | 1569 |      | mV    | 1, 2    |
| Crossing Voltage (abs) | Vcross_abs | Scope averaging off                                                                        | 300  | 465  | 550  | mV    | 1, 5    |
| Crossing Voltage (var) | Δ-Vcross   | Scope averaging off                                                                        |      | 12   | 140  | mV    | 1, 6    |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.  $C_L = 2pF$  with  $R_S = 27\Omega$  for Zo = 85 $\Omega$  differential trace impedance).

<sup>2</sup> Measured from differential waveform.

<sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

<sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage.

<sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

<sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross\_min/max (Vcross absolute) allowed. The intent is to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute.

### **Electrical Characteristics–Current Consumption**

TA = T<sub>COM</sub>; Supply Voltage VDD/VDDA = 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%. See Test Loads for Loading Conditions

|                          |                         |                                                  |     |     | •   |       |       |
|--------------------------|-------------------------|--------------------------------------------------|-----|-----|-----|-------|-------|
| PARAMETER                | SYMBOL                  | CONDITIONS                                       | MIN | TYP | MAX | UNITS | NOTES |
| Operating Supply Current | I <sub>DDVDD</sub>      | All outputs @100MHz, $C_L$ = 2pF; Zo=85 $\Omega$ |     | 13  | 35  | mA    | 1     |
|                          | I <sub>DDVDDA/R</sub>   | All outputs @100MHz, $C_L$ = 2pF; Zo=85 $\Omega$ |     | 14  | 20  | mA    | 1     |
|                          | IDDVDDIO                | All outputs @100MHz, $C_L$ = 2pF; Zo=85 $\Omega$ |     | 86  | 100 | mA    | 1     |
| Powerdown Current        | I <sub>DDVDDPD</sub>    | All differential pairs low/low                   |     | 0.7 | 4   | mA    | 1,2   |
|                          | I <sub>DDVDDA/RPD</sub> | All differential pairs low/low                   |     |     | 5   | mA    | 1,2   |
|                          |                         | All differential pairs low/low                   |     |     | 0.2 | mA    | 1,2   |

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> With input clock running. Stopping the input clock will result in lower numbers.

### **Electrical Characteristics–Skew and Differential Jitter Parameters**

| TA = Toou: Supply Voltage VDD/VDDA = | : 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | See Test Loads for Loading Conditions |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
|                                      | $0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 \ 0.0 $ | bee rest coads for coading conditions |

| PARAMETER              | SYMBOL                 | CONDITIONS                                                                               | MIN  | TYP  | MAX  | UNITS       | NOTES     |
|------------------------|------------------------|------------------------------------------------------------------------------------------|------|------|------|-------------|-----------|
| CLK_IN, DIF[x:0]       | t <sub>SPO_PLL</sub>   | Input-to-Output Skew in PLL mode<br>nominal value @ 25°C, 3.3V                           | -325 | -225 | -125 | ps          | 1,2,4,5,8 |
| CLK_IN, DIF[x:0]       | t <sub>PD_BYP</sub>    | Input-to-Output Skew in Bypass mode<br>nominal value @ 25°C, 3.3V                        | 3    | 3.8  | 4.5  | ns          | 1,2,3,5,8 |
| CLK_IN, DIF[x:0]       | t <sub>DSPO_PLL</sub>  | Input-to-Output Skew Variation in PLL mode<br>across voltage and temperature             | -50  | 0    | 50   | ps          | 1,2,3,5,8 |
| CLK_IN, DIF[x:0]       | t <sub>dspo_byp</sub>  | Input-to-Output Skew Variation in Bypass mode<br>across voltage and temperature          | -250 |      | 250  | ps          | 1,2,3,5,8 |
| CLK_IN, DIF[x:0]       | t <sub>DTE</sub>       | Random Differential Tracking error between two<br>9ZM devices in Hi BW Mode              |      |      | 5    | ps<br>(rms) | 1,2,3,5,8 |
| CLK_IN, DIF[x:0]       | t <sub>DSSTE</sub>     | Random Differential Spread Spectrum Tracking error between two 9ZM devices in Hi BW Mode |      |      | 75   | ps          | 1,2,3,5,8 |
| DIF{x:0]               | t <sub>SKEW_ALL</sub>  | Output-to-Output Skew across all outputs<br>(Common to Bypass and PLL mode)              |      | 40   | 65   | ps          | 1,2,3,8   |
| PLL Jitter Peaking     | j <sub>peak-hibw</sub> | LOBW#_BYPASS_HIBW = 1                                                                    | 0    |      | 2.5  | dB          | 7,8       |
| PLL Jitter Peaking     | j <sub>peak-lobw</sub> | LOBW#_BYPASS_HIBW = 0                                                                    | 0    |      | 2    | dB          | 7,8       |
| PLL Bandwidth          | рІІ <sub>НІВW</sub>    | LOBW#_BYPASS_HIBW = 1                                                                    | 2    |      | 4    | MHz         | 8,9       |
| PLL Bandwidth          | pll <sub>LOBW</sub>    | LOBW#_BYPASS_HIBW = 0                                                                    | 0.7  |      | 1.4  | MHz         | 8,9       |
| Duty Cycle             | t <sub>DC</sub>        | Measured differentially, PLL Mode                                                        | 45   | 50.2 | 55   | %           | 1         |
| Duty Cycle Distortion  | t <sub>DCD</sub>       | Measured differentially, Bypass Mode<br>@100MHz                                          |      | 0.8  | 2    | %           | 1,10      |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub>  | PLL mode                                                                                 |      | 10   | 50   | ps          | 1,11      |
| , _, _, _,             | J0 y 0-0 y 0           | Additive Jitter in Bypass Mode                                                           |      | 0.1  | 50   | ps          | 1,11      |

#### Notes for preceding table:

<sup>1</sup> Measured into fixed 2 pF load cap. Input to output skew is measured at the first output edge following the corresponding input.

<sup>2</sup> Measured from differential cross-point to differential cross-point. This parameter can be tuned with external feedback path, if present.

<sup>3</sup> All Bypass Mode Input-to-Output specs refer to the timing between an input edge and the specific output edge created by it.

<sup>4</sup> This parameter is deterministic for a given device.

<sup>5</sup> Measured with scope averaging on to find mean value.

<sup>6</sup> t is the period of the input clock.

<sup>7</sup> Measured as maximum pass band gain. At frequencies within the loop BW, highest point of magnification is called PLL jitter peaking.

<sup>8.</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>9</sup> Measured at 3 db down or half power point.

<sup>10</sup> Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode <sup>11</sup> Measured from differential waveform.

### **Electrical Characteristics–Phase Jitter Parameters**

TA = T<sub>COM</sub>; Supply Voltage VDD/VDDA = 3.3 V +/-5%, VDDIO = 1.05 to 3.3V +/-5%. See Test Loads for Loading Conditions

| PARAMETER                             | SYMBOL                  | CONDITIONS                                             | MIN  | TYP  | MAX  | INDUSTRY<br>LIMIT | UNITS       | Notes   |
|---------------------------------------|-------------------------|--------------------------------------------------------|------|------|------|-------------------|-------------|---------|
|                                       | t <sub>jphPCIeG1</sub>  | PCle Gen 1                                             | 23   | 36   | 44   | 86                | ps (p-p)    | 1,2,3   |
|                                       | turne en                | PCle Gen 2 Lo Band<br>10kHz < f < 1.5MHz               | 0.84 | 1.18 | 1.41 | 3                 | ps<br>(rms) | 1,2     |
|                                       | t <sub>jphPCIeG2</sub>  | PCle Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)   | 1.44 | 2.01 | 2.48 | 3.1               | ps<br>(rms) | 1,2     |
| Phase Jitter, PLL Mode                | t <sub>jphPCIeG3</sub>  | PCle Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz)          | 0.37 | 0.49 | 0.59 | 1                 | ps<br>(rms) | 1,2,4   |
|                                       |                         | QPI & SMI<br>(100MHz or 133MHz, 4.8Gb/s, 6.4Gb/s 12UI) | 0.20 | 0.25 | 0.35 | 0.5               | ps<br>(rms) | 1,5     |
|                                       | t <sub>jphQPI_SMI</sub> | QPI & SMI<br>(100MHz, 8.0Gb/s, 12UI)                   | 0.08 | 0.16 | 0.28 | 0.3               | ps<br>(rms) | 1,5     |
|                                       |                         | QPI & SMI<br>(100MHz, 9.6Gb/s, 12UI)                   | 0.07 | 0.12 | 0.19 | 0.2               | ps<br>(rms) | 1,5     |
|                                       | t <sub>jphPCIeG1</sub>  | PCle Gen 1                                             | 0    | 3    | 10   | N/A               | ps (p-p)    | 1,2,3   |
|                                       | t <sub>iphPCIeG2</sub>  | PCle Gen 2 Lo Band<br>10kHz < f < 1.5MHz               | 0.09 | 0.13 | 0.30 | N/A               | ps<br>(rms) | 1,2,6   |
|                                       | gpnPCIeG2               | PCle Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)   | 0.00 | 0.10 | 0.70 | N/A               | ps<br>(rms) | 1,2,6   |
| Additive Phase Jitter,<br>Bypass mode | t <sub>jphPCIeG3</sub>  | PCle Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz)          | 0.00 | 0.10 | 0.30 | N/A               | ps<br>(rms) | 1,2,4,6 |
|                                       |                         | QPI & SMI<br>(100MHz or 133MHz, 4.8Gb/s, 6.4Gb/s 12UI) | 0.00 | 0.10 | 0.30 | N/A               | ps<br>(rms) | 1,5,6   |
|                                       | t <sub>jphQPI_SMI</sub> | QPI & SMI<br>(100MHz, 8.0Gb/s, 12UI)                   | 0.04 | 0.05 | 0.10 | N/A               | ps<br>(rms) | 1,5,6   |
|                                       |                         | QPI & SMI<br>(100MHz, 9.6Gb/s, 12UI)                   | 0.04 | 0.05 | 0.10 | N/A               | ps<br>(rms) | 1,5,6   |

<sup>1</sup> Applies to all outputs.

<sup>2</sup> See http://www.pcisig.com for complete specs

<sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.

<sup>4</sup> Subject to final ratification by PCI SIG.

<sup>5</sup> Calculated from Intel-supplied Clock Jitter Tool v 1.6.3

<sup>6</sup> For RMS figures, additive jitter is calculated by solving the following equation: (Additive jitter)<sup>2</sup> = (total jitter)<sup>2</sup> - (input jitter)<sup>2</sup>

### Clock Periods–Differential Outputs with Spread Spectrum Disabled

|         |              |                              |                                      |                                      | Measurement                | Window                               |                                      |                              |       |       |
|---------|--------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------|
|         | Center       | 1 Clock                      | 1us                                  | 0.1s                                 | 0.1s                       | 0.1s                                 | 1us                                  | 1 Clock                      |       |       |
| SSC OFF | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes |
| DIF     | 100.00       | 9.94900                      |                                      | 9.99900                              | 10.00000                   | 10.00100                             |                                      | 10.05100                     | ns    | 1,2,3 |

### **Clock Periods–Differential Outputs with Spread Spectrum Enabled**

|        |              |                              |                                      | ľ                                    | Measurement                | Window                               |                                      |                              |       |       |
|--------|--------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------|
|        | Center       | 1 Clock                      | 1us                                  | 0.1s                                 | 0.1s                       | 0.1s                                 | 1us                                  | 1 Clock                      |       |       |
| SSC ON | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes |
| DIF    | 99.75        | 9.94906                      | 9.99906                              | 10.02406                             | 10.02506                   | 10.02607                             | 10.05107                             | 10.10107                     | ns    | 1,2,3 |

#### Notes:

<sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the input clock complies with CK420BQ accuracy requirements (+/-100ppm). The 9ZML1232 itself does not contribute to ppm error.

<sup>3</sup> Driven by SRC output of main clock, 100 MHz PLL Mode or Bypass mode

<sup>4</sup> Driven by CPU output of main clock, 133 MHz PLL Mode or Bypass mode

| DIF Reference Clock                             |                    |      |        |  |  |  |
|-------------------------------------------------|--------------------|------|--------|--|--|--|
| Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure |  |  |  |
| L1 length, route as non-coupled 50ohm trace     | 0.5 max            | inch | 1      |  |  |  |
| L2 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |
| L3 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |
| Rs (100 ohm differential traces)                | 33                 | ohm  | 1      |  |  |  |
| Rs (85 ohm differential traces)                 | 27                 | ohm  | 1      |  |  |  |

| Down Device Differential Routing                                 |                     |      |   |
|------------------------------------------------------------------|---------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max     | inch | 1 |
| L4 length, route as coupled stripline 100ohm differential trace  | 1.8 min to 14.4 max | inch | 1 |

| Differential Routing to PCI Express Connector                    |                       |      |   |
|------------------------------------------------------------------|-----------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 0.25 to 14 max        | inch | 2 |
| L4 length, route as coupled stripline 100ohm differential trace  | 0.225 min to 12.6 max | inch | 2 |





| Cable Connected AC Coupled Application (Figure 3) |             |      |  |  |  |  |  |
|---------------------------------------------------|-------------|------|--|--|--|--|--|
| Component                                         | Value       | Note |  |  |  |  |  |
| R5a, R5b                                          | 8.2K 5%     |      |  |  |  |  |  |
| R6a, R6b                                          | 1K 5%       |      |  |  |  |  |  |
| Сс                                                | 0.1 µF      |      |  |  |  |  |  |
| Vcm                                               | 0.350 volts |      |  |  |  |  |  |



# **General SMBus Serial Interface Information for 9ZML1232**

#### How to Write

- Controller (host) sends a start bit
- Controller (host) sends the write address
- Renesas clock will **acknowledge**
- Controller (host) sends the beginning byte location = N
- Renesas clock will acknowledge
- Controller (host) sends the byte count = X
- Renesas clock will **acknowledge**
- Controller (host) starts sending Byte N through Byte N+X-1
- Renesas clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

|           | Index BI   | ock V    | Vrite Operation          |
|-----------|------------|----------|--------------------------|
| Controll  | er (Host)  |          | Renesas (Slave/Receiver) |
| Т         | starT bit  |          |                          |
| Slave A   | Address    |          |                          |
| WR        | WRite      |          |                          |
|           |            |          | ACK                      |
| Beginning | g Byte = N |          |                          |
|           |            |          | ACK                      |
| Data Byte | Count = X  |          |                          |
|           |            |          | ACK                      |
| Beginnir  | ig Byte N  |          |                          |
|           |            |          | ACK                      |
| 0         |            | $\times$ |                          |
| 0         |            | X Byte   | 0                        |
| 0         |            | Ð        | 0                        |
|           |            |          | 0                        |
| Byte N    | + X - 1    |          |                          |
|           |            |          | ACK                      |
| Р         | stoP bit   |          |                          |

#### 9ZML1232 SMBus Addressing

| SMB_A(1:0)_tri | SMBus Address (Rd/Wrt bit = 0) |
|----------------|--------------------------------|
| 00             | D8                             |
| 0M             | DA                             |
| 01             | DE                             |
| M0             | C2                             |
| MM             | C4                             |
| M1             | C6                             |
| 10             | CA                             |
| 1M             | CC                             |
| 11             | CE                             |

#### How to Read

- Controller (host) will send a start bit
- Controller (host) sends the write address
- Renesas clock will acknowledge
- Controller (host) sends the beginning byte location = N
- Renesas clock will acknowledge
- · Controller (host) will send a separate start bit
- · Controller (host) sends the read address
- Renesas clock will acknowledge
- Renesas clock will send the data byte count = X
- Renesas clock sends Byte N+X-1
- Renesas clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8)
- Controller (host) will need to acknowledge each byte
- Controller (host) will send a not acknowledge bit
- Controller (host) will send a stop bit

|     | Index Block F   | Read O | peration          |
|-----|-----------------|--------|-------------------|
| Co  | ntroller (Host) |        | Renesas           |
| Т   | starT bit       |        |                   |
| S   | lave Address    |        |                   |
| WR  | WRite           |        |                   |
|     |                 |        | ACK               |
| Beg | inning Byte = N |        |                   |
|     |                 |        | ACK               |
| RT  | Repeat starT    | _      |                   |
| S   | lave Address    |        |                   |
| RD  | ReaD            |        |                   |
|     |                 |        | ACK               |
|     |                 | _      |                   |
|     |                 |        | Data Byte Count=X |
|     | ACK             |        |                   |
|     |                 |        | Beginning Byte N  |
|     | ACK             |        |                   |
|     |                 | e      | 0                 |
| 0   |                 | X Byte | 0                 |
| 0   |                 | ×      | 0                 |
|     | 0               |        |                   |
|     | 1               |        | Byte N + X - 1    |
| Ν   | Not acknowledge |        |                   |
| Р   | stoP bit        |        |                   |

| Byte  | 0 Pin # | Name        | Control Function                                 | Туре | 0                      | 1             | Default |
|-------|---------|-------------|--------------------------------------------------|------|------------------------|---------------|---------|
| Bit 7 | 4       | PLL Mode 1  | PLL Operating Mode Rd back 1                     | R    | See PLL Operating Mode |               | Latch   |
| Bit 6 | 4       | PLL Mode 0  | PLL Operating Mode Rd back 0                     | R    | Readba                 | ick Table     | Latch   |
| Bit 5 | 3       | SEL_A_B#    | Input Select Readback                            | R    | DIF_INA                | DIF_INB       | Latch   |
| Bit 4 |         |             | Reserved                                         |      |                        |               |         |
| Bit 3 |         | Software_EN | Enable S/W control of PLL BW and<br>Input Select | RW   | HW Latch               | SMBus Control | 0       |
| Bit 2 |         | PLL Mode 1  | PLL Operating Mode 1                             | RW   | See PLL Op             | erating Mode  | 1       |
| Bit 1 |         | PLL Mode 0  | PLL Operating Mode 1                             | RW   | Readba                 | ick Table     | 1       |
| Bit 0 |         | SEL_A_B#    | Input Select                                     | RW   | DIF_INB                | DIF_INA       | 1       |

#### SMBusTable: PLL Mode, and Frequency Select Register

**Note:** Setting bit 3 to '1' allows the user to override the Latch value from pins 4 and 5 via use of bits [2:0]. Use the values from the PLL Operating Mode Readback Table. Note that Bits [7:5] will keep the value originally latched on pins 4 and 5. A wa

#### SMBusTable: Output Control Register

| Byte  | 1 Pin # | Name     | Control Function                       | Туре | 0       | 1      | Default |
|-------|---------|----------|----------------------------------------|------|---------|--------|---------|
| Bit 7 | 49/50   | DIF_7_En | Output Control - '0' overrides OE# pin | RW   |         | Enable | 1       |
| Bit 6 | 47/48   | DIF_6_En | Output Control - '0' overrides OE# pin | RW   |         |        | 1       |
| Bit 5 | 43/44   | DIF_5_En | Output Control - '0' overrides OE# pin | RW   | Low/Low |        | 1       |
| Bit 4 | 41/42   | DIF_4_En | Output Control - '0' overrides OE# pin | RW   |         |        | 1       |
| Bit 3 | 31/32   | DIF_3_En | Output Control - '0' overrides OE# pin | RW   | LOW/LOW |        | 1       |
| Bit 2 | 29/30   | DIF_2_En | Output Control - '0' overrides OE# pin | RW   |         |        | 1       |
| Bit 1 | 25/26   | DIF_1_En | Output Control - '0' overrides OE# pin | RW   |         |        | 1       |
| Bit 0 | 23/24   | DIF 0 En | Output Control - '0' overrides OE# pin | RW   |         |        | 1       |

#### SMBusTable: Output Control Register

| Byte  | ə 2 | Pin # | Name      | Control Function                       | Туре | 0       | 1      | Default |
|-------|-----|-------|-----------|----------------------------------------|------|---------|--------|---------|
| Bit 7 |     |       | Reserved  |                                        |      |         | 0      |         |
| Bit 6 |     |       |           | Reserved                               |      |         |        | 0       |
| Bit 5 |     |       |           | Reserved                               |      |         |        | 0       |
| Bit 4 |     |       |           | Reserved                               |      |         |        | 0       |
| Bit 3 | 6   | 67/68 | DIF_11_En | Output Control - '0' overrides OE# pin | RW   |         | Enable | 1       |
| Bit 2 | 6   | 5/66  | DIF_10_En | Output Control - '0' overrides OE# pin | RW   | Low/Low |        | 1       |
| Bit 1 | 6   | 61/62 | DIF_9_En  | Output Control - '0' overrides OE# pin | RW   | LOW/LOW |        | 1       |
| Bit 0 | 5   | 69/60 | DIF_8_En  | Output Control - '0' overrides OE# pin | RW   |         |        | 1       |

#### SMBusTable: Output Amplitude Control Register

| Byte  | e 3 | Pin # | Name     | Control Function | Туре | 0                                                                        | 1          | Default |  |
|-------|-----|-------|----------|------------------|------|--------------------------------------------------------------------------|------------|---------|--|
| Bit 7 |     |       |          | Reserved         |      |                                                                          |            | 0       |  |
| Bit 6 |     |       | Reserved |                  |      |                                                                          |            | 0       |  |
| Bit 5 |     |       |          | Reserved         |      |                                                                          |            |         |  |
| Bit 4 |     |       | Reserved |                  |      |                                                                          |            |         |  |
| Bit 3 |     |       |          | Reserved         |      |                                                                          |            | 0       |  |
| Bit 2 |     |       | AMP2     |                  | RW   | ,                                                                        | 001=450mV, | 1       |  |
| Bit 1 |     |       | AMP1     | Output Amplitude | RW   | 010=550mV, 011=650mV,<br>100=750mV 101=850mV,<br>110=950mV, 111=Reserved |            | 0       |  |
| Bit 0 |     |       | AMP0     |                  | RW   |                                                                          |            | 0       |  |

#### SMBusTable: Reserved Register

| Byte  | e 4 | Pin # | Name     | Control Function | Туре | 0 | 1 | Default |
|-------|-----|-------|----------|------------------|------|---|---|---------|
| Bit 7 |     |       |          | Reserved         |      |   |   | 0       |
| Bit 6 |     |       |          | Reserved         | 1    |   |   |         |
| Bit 5 |     |       | Reserved |                  |      |   |   | 0       |
| Bit 4 |     |       | Reserved |                  |      |   | 0 |         |
| Bit 3 |     |       |          | Reserved         |      |   |   | 0       |
| Bit 2 |     |       |          | Reserved         |      |   |   | 0       |
| Bit 1 |     |       |          | Reserved         |      |   |   | 0       |
| Bit 0 |     |       | Reserved |                  |      |   | 0 |         |

#### SMBusTable: Vendor & Revision ID Register

| Byte 5 | Pin # | Name | Control Function | Туре | 0     | 1      | Default |
|--------|-------|------|------------------|------|-------|--------|---------|
| Bit 7  | -     | RID3 |                  | R    |       |        | Х       |
| Bit 6  | -     | RID2 | REVISION ID      | R    | A rev | = 0000 | Х       |
| Bit 5  | -     | RID1 | REVISION ID      | R    | B rev | = 0001 | Х       |
| Bit 4  | -     | RID0 |                  | R    |       |        | Х       |
| Bit 3  | -     | VID3 |                  | R    | -     | -      | 0       |
| Bit 2  | -     | VID2 | VENDOR ID        | R    | -     | -      | 0       |
| Bit 1  | -     | VID1 | VENDORID         | R    | -     | -      | 0       |
| Bit 0  | -     | VID0 |                  | R    | -     | -      | 1       |

#### SMBusTable: DEVICE ID

| Byte  | 6 Pin # | Name | Control Function  | Туре | 0                 | 1 | Default |
|-------|---------|------|-------------------|------|-------------------|---|---------|
| Bit 7 | -       | De   | Device ID 7 (MSB) |      | -                 |   | 1       |
| Bit 6 | -       |      | Device ID 6       |      |                   |   | 1       |
| Bit 5 | -       |      | Device ID 5       |      |                   | 1 |         |
| Bit 4 | -       |      | Device ID 4       | R    | 9ZML1231 = F1 hex |   | 1       |
| Bit 3 | -       |      | Device ID 3       | R    | 9211123           |   | 0       |
| Bit 2 | -       |      | Device ID 2       | R    |                   |   | 0       |
| Bit 1 | -       |      | Device ID 1       |      |                   |   | 0       |
| Bit 0 | -       |      | Device ID 0       | R    |                   |   | 1       |

#### SMBusTable: Byte Count Register

| Byte  | e 7 | Pin # | Name     | Control Function                        | Туре | 0                            | 1                 | Default |
|-------|-----|-------|----------|-----------------------------------------|------|------------------------------|-------------------|---------|
| Bit 7 |     |       |          |                                         |      | 0                            |                   |         |
| Bit 6 |     |       | Reserved |                                         |      |                              |                   |         |
| Bit 5 |     |       |          | Reserved                                |      |                              |                   |         |
| Bit 4 |     | -     | BC4      |                                         | RW   |                              |                   | 0       |
| Bit 3 |     | -     | BC3      | Writing to this register configures how | RW   | Default value is 8 hex, so 9 |                   | 1       |
| Bit 2 |     | -     | BC2      | many bytes will be read back.           | RW   | bytes (0 to 8) v             | /ill be read back | 0       |
| Bit 1 |     | -     | BC1      | many bytes will be read back.           | RW   | by de                        | efault.           | 0       |
| Bit 0 |     | -     | BC0      |                                         | RW   |                              |                   | 0       |

#### SMBusTable: Reserved Register

| Byte  | e 8 | Pin # | Name | Control Function | Туре | 0 | 1 | Default |
|-------|-----|-------|------|------------------|------|---|---|---------|
| Bit 7 |     |       |      | Reserved         |      |   |   | 0       |
| Bit 6 |     |       |      | Reserved         |      |   |   | 0       |
| Bit 5 |     |       |      | Reserved         |      |   |   | 0       |
| Bit 4 |     |       |      | Reserved         |      |   |   | 0       |
| Bit 3 |     |       |      | Reserved         |      |   |   | 0       |
| Bit 2 |     |       |      | Reserved         |      |   |   | 0       |
| Bit 1 |     |       |      | Reserved         |      |   |   | 0       |
| Bit 0 |     |       |      | Reserved         |      |   |   | 0       |

### **Marking Diagram**

| ●<br>ICS<br>9ZML1232BKLF<br>LOT<br>COO YYWW | <ul> <li>"LF" denotes RoHS compliant package.</li> <li>"LOT" denotes the lot number.</li> <li>"COO" denotes country of origin.</li> <li>'YYWW' is the last two digits of the year and week that the part was assembled.</li> </ul> |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

# Package Outline Drawings

The package outline drawings are appended at the end of this document. The package information is the most current data available.

### **Ordering Information**

| ĺ | Part Number   | Shipping Package | Package    | Temperature |
|---|---------------|------------------|------------|-------------|
|   | 9ZML1232BKLF  | Trays            | 72-pin QFN | 0 to +70°C  |
| ĺ | 9ZML1232BKLFT | Tape and Reel    | 72-pin QFN | 0 to +70°C  |

"LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

"B" is the device revision designator (will not correlate with the datasheet revision).

### **Revision History**

| Revision Date      | Description                                                                                                                                                                                                                      |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 17, 2012    | Updated electrical characteristics and move to final.                                                                                                                                                                            |
| October 2, 2012    | Corrected Phase Jitter Parameters                                                                                                                                                                                                |
| March 24, 2014     | 1. Corrected pin references in Byte 0, bits (7:5) from 4 and 5 to 3 and 4.                                                                                                                                                       |
| September 16, 2015 | Corrected typo in general description; changed DB1900Z to DB1200ZL                                                                                                                                                               |
| November 20, 2015  | <ol> <li>Updated QPI references to QPI/UPI</li> <li>Updated DIF_IN table to match PCI SIG specification, no silicon change</li> </ol>                                                                                            |
| January 22, 2021   | <ol> <li>Updated input frequency minimum values from 33MHz to 25MHz.</li> <li>Added "25MHz PFT clock delay management" bullet to Features section on cover page.</li> <li>Reformatted headers and footers to Renesas.</li> </ol> |

### Package Outline Drawing



Package Code:NLG72P1 72-VFQFPN 10.0 x 10.0 x 0.90 mm Body, 0.50 mm Pitch PSC-4208-01, Revision: 04, Date Created: Jul 25, 2023



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>