

#### **Features and Benefits**

- 2-wire serial I<sup>2</sup>C<sup>TM</sup> -compatible interface: control (write) and status (read)
- LNB voltages (16 programmable levels) compatible with all common standards
- Tracking switch-mode power converter for lowest dissipation
- Integrated converter switches and current sensing
- Provides up to 500 mA per channel and 750 mA total
- Static current limit circuit allows full current at startup and 13→18V output transition; reliably starts wide load range
- Push-pull output stage minimizes 13→18 V and 18→13 V output transition times for highly capacitive loads
- Adjustable rise/fall time via external timing capacitor
- Built-in tone oscillator, factory-trimmed to 22 kHz facilitates DiSEqC<sup>TM</sup> tone encoding, even at no-load
- Four methods of 22 kHz tone generation, via I<sup>2</sup>C<sup>TM</sup> data bits and/or external pin
- 22 kHz tone detector facilitates DiSEqC<sup>TM</sup> 2.0 decoding
- Auxiliary modulation input
- LNB overcurrent with timer
- Diagnostics for output voltage level, input supply UVLO, and DiSEqC<sup>TM</sup> tone output
- Cable disconnect diagnostic

#### Package:

28 pin 5 mm × 5mm MLP/QFN (suffix ET)





### Description

Intended for analog and digital satellite receivers, this dual low-noise block converter regulator (LNBR) is a monolithic linear and switching voltage regulator, specifically designed to provide the power and the interface signals to two LNB down converters via coaxial cables. The A8292 requires few external components, with the boost switches and compensation circuitry integrated inside of the device. A high switching frequency is chosen to minimize the size of the passive filtering components, further assisting in cost reduction. The high level of component integration ensures extremely low noise and ripple figures.

The A8292 has been designed for high efficiency, utilizing the Allegro<sup>TM</sup> advanced BCD process. The integrated boost switches have been optimized to minimize both switching and static losses. To further enhance efficiency, the voltage drop across the tracking regulators has been minimized.

The A8292 has integrated tone detection capability, to support full two-way DiSEqC™ communications. Several schemes are available for generating tone signals, all the way down to no-load, and using either the internal clock or an external time source.

Continued on the next page...

### **Functional Block Diagram**



- A Channel 1 of 2 channels shown.
- R8-C11 network is needed only when high inductive load is applied, such as ProBrand LNB.
- © D3 and D4 are used for surge protection.
- (D) Either C12 or C9 should be used, but not both.

## **Dual LNB Supply and Control Voltage Regulator**

#### **Description (continued)**

A comprehensive set of fault registers are provided which, comply with all the common standards, including: overcurrent, thermal shutdown, undervoltage, cable disconnect, power not good, and tone detect.

The device uses a 2-wire bidirectional serial interface, compatible with the  $I^2C^{TM}$  standard, that operates up to 400 kHz.

The A8292 is supplied in a lead (Pb) free 28-lead MLP/QFN with 100% matte tin leadframe plating.

#### **Absolute Maximum Ratings**

| Characteristic                  | Symbol               | Conditions         | Rating                | Units |
|---------------------------------|----------------------|--------------------|-----------------------|-------|
| Load Supply Voltage, VIN pin    | V <sub>IN</sub>      |                    | 30                    | V     |
| Output Current <sup>1</sup>     | I <sub>OUT</sub>     |                    | Internally<br>Limited | А     |
| Output Voltage, BOOST pin       |                      |                    | -0.3 to 33            | V     |
| Output Voltage, LNB pin         |                      | Surge <sup>2</sup> | -1 to 33              | V     |
| Output Voltage, LX pin          |                      |                    | -0.3 to 30            | V     |
| Output Voltage, VCP pin         | V <sub>CP</sub>      |                    | -0.3 to 41            | V     |
| Logic Input Voltage, EXTM pin   |                      |                    | -0.3 to 5             | V     |
| Logic Input Voltage, other pins |                      |                    | -0.3 to 7             | V     |
| Logic Output Voltage            |                      |                    | -0.3 to 7             | V     |
| Operating Ambient Temperature   | T <sub>A</sub>       |                    | -20 to 85             | °C    |
| Junction Temperature            | T <sub>J</sub> (max) |                    | 150                   | °C    |
| Storage Temperature             | T <sub>stg</sub>     |                    | -55 to 150            | °C    |

<sup>&</sup>lt;sup>1</sup>Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified current ratings, or a junction temperature, T<sub>J</sub>, of 150°C.

#### Package Thermal Characteristics\*

| Package R <sub>θJA</sub> (°C/W) |    | R <sub>θJA</sub><br>(°C/W) | РСВ     |
|---------------------------------|----|----------------------------|---------|
|                                 | ET | 32                         | 4-layer |

#### **Ordering Information**

Use the following complete part numbers when ordering:

| Part Number   | Packing <sup>a</sup>                               | Description                   |
|---------------|----------------------------------------------------|-------------------------------|
| A8292SETTR-Tb | 7-in. reel, 1500 pieces/reel<br>12 mm carrier tape | ET package, MLP surface mount |

<sup>&</sup>lt;sup>a</sup>Contact Allegro for additional packing options.



<sup>&</sup>lt;sup>2</sup>Use Allegro recommended Application circuit.

Pb

<sup>\*</sup> Additional information is available on the Allegro website.

<sup>&</sup>lt;sup>b</sup>Leadframe plating 100% matte tin.

### **Device Pin-out Diagram**



(Top View)

#### Terminal List Table

| Name Number |           | Function                                                                   |
|-------------|-----------|----------------------------------------------------------------------------|
|             | Number    |                                                                            |
| GND         | _         | Fused internally; connect to ground plane for thermal dissipation          |
| ADD         | 11        | Address select                                                             |
| BOOST1      | 1         | Tracking supply voltage to linear regulator (channel 1)                    |
| BOOST2      | 21        | Tracking supply voltage to linear regulator (channel 2)                    |
| EXTM1       | 6         | External modulation input (channel 1)                                      |
| EXTM2       | 16        | External modulation input (channel 2)                                      |
| GND         | 8         | Signal ground                                                              |
| PAD         | Pad       | Exposed thermal pad; connect to ground plane                               |
| GNDLX1      | 27        | Boost switch ground (channel 1)                                            |
| GNDLX2      | 23        | Boost switch ground (channel 2)                                            |
| IRQ         | 14        | Interrupt request                                                          |
| LNB1        | 28        | Output voltage to LNB (channel 1)                                          |
| LNB2        | 22        | Output voltage to LNB (channel 2)                                          |
| LX1         | 26        | Inductor drive point (channel 1)                                           |
| LX2         | 24        | Inductor drive point (channel 2)                                           |
| NC          | 4, 13, 18 | No connection                                                              |
| SCL         | 12        | I <sup>2</sup> C™-compatible clock input                                   |
| SDA         | 10        | I <sup>2</sup> C™-compatible data input/output                             |
| TCAP1       | 3         | Capacitor for setting the rise and fall time of the LNB output (channel 1) |
| TCAP2       | 19        | Capacitor for setting the rise and fall time of the LNB output (channel 2) |
| TDI1        | 7         | Tone detect input (channel 1)                                              |
| TDI2        | 15        | Tone detect input (channel 2)                                              |
| TDO1        | 5         | Tone detect output (channel 1)                                             |
| TDO2        | 17        | Tone detect output (channel 2)                                             |
| VCP1        | 2         | Gate supply voltage (channel 1)                                            |
| VCP2        | 20        | Gate supply voltage (channel 2)                                            |
| VIN         | 25        | Supply input voltage                                                       |
| VREG        | 9         | Analog supply                                                              |



# **Dual LNB Supply and Control Voltage Regulator**

### ELECTRICAL CHARACTERISTICS at TA = 25°C, VIN = 8 to 16 V, unless noted otherwise<sup>1</sup>

| Characteristics                              | Symbol                   | Test Conditions                                                                                                                                 | Min.  | Тур.  | Max.  | Units               |
|----------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|---------------------|
| General                                      |                          |                                                                                                                                                 |       |       |       |                     |
| Set-Point Accuracy, Load and Line Regulation | Err                      | Relative to selected V <sub>LNB</sub> target level, I <sub>LOAD</sub> = 0 to 450 mA                                                             | -3    | _     | 3     | %                   |
|                                              | I <sub>IN(Off)</sub>     | ENB bit = 0, LNB output disabled, V <sub>IN</sub> = 12 V                                                                                        | _     | -     | 12.0  | mA                  |
| Supply Current                               | I <sub>IN(On)</sub>      | ENB bit = 1, LNB output enabled, $I_{LOAD} = 0$<br>mA, $V_{IN} = 12 \text{ V}$                                                                  | _     | _     | 20.0  | mA                  |
| Boost Switch On Resistance                   | R <sub>DS(on)BOOST</sub> | I <sub>LOAD</sub> = 450 mA                                                                                                                      | _     | 300   | 600   | mΩ                  |
| Switching Frequency                          | f <sub>SW</sub>          |                                                                                                                                                 | 320   | 352   | 384   | kHz                 |
| Switch Current Limit                         | I <sub>LIMSW</sub>       | V <sub>IN</sub> = 10 V, V <sub>OUT</sub> = 20.3 V                                                                                               | _     | 3.0   | -     | Α                   |
| Linear Regulator Voltage Drop                | $\Delta V_{REG}$         | $V_{BOOST} - V_{LNB}$ , no tone signal,<br>$I_{LOAD} = 450 \text{ mA}$                                                                          | 600   | 800   | 1000  | mV                  |
| TCAP Pin Current                             | I <sub>CHG</sub>         | TCAP capacitor (C7) charging                                                                                                                    | -12.5 | -10   | -7.5  | μΑ                  |
| TCAP FIII Culterit                           | I <sub>DISCHG</sub>      | TCAP capacitor (C7) discharging                                                                                                                 | 7.5   | 10    | 12.5  | μΑ                  |
| Output Voltage Rise Time <sup>2</sup>        | t <sub>r(VLNB)</sub>     | For $V_{LNB}$ 13 $\rightarrow$ 18 V; $C_{TCAP}$ = 5.6 nF, $I_{LOAD}$ = 450 mA                                                                   | _     | 500   | _     | μs                  |
| Output Voltage Pull-Down Time <sup>2</sup>   | t <sub>f(VLNB)</sub>     | For $V_{LNB}$ 18 $\rightarrow$ 13 V; $C_{LOAD}$ = 100 $\mu$ F, $I_{LOAD}$ = 0 mA                                                                | _     | 12.5  | _     | ms                  |
| Output Reverse Current                       | I <sub>RLNB</sub>        | ENB bit = 0, V <sub>LNB</sub> = 33 V , BOOST capacitor (C5) fully charged                                                                       | _     | 1     | 5     | mA                  |
| Ripple and Noise on LNB Output <sup>3</sup>  | $V_{\text{rip},n(pp)}$   | 20 MHz BWL; reference circuit shown in Functional Block diagram; contact Allegro for additional information on application circuit board design | -     | 30    | _     | ${\sf mV}_{\sf PP}$ |
| Protection Circuitry                         |                          |                                                                                                                                                 |       |       |       |                     |
| Output Overcurrent Limit <sup>4</sup>        | I <sub>LIMLNB</sub>      | V <sub>BOOST</sub> – V <sub>LNB</sub> = 800 mV                                                                                                  | 500   | 600   | 700   | mA                  |
| Overcurrent Disable Time                     | t <sub>DIS</sub>         |                                                                                                                                                 | 40.0  | 48    | 56.0  | ms                  |
| VIN Undervoltage Lockout Threshold           | V <sub>UVLO</sub>        | V <sub>IN</sub> falling                                                                                                                         | 7.05  | 7.35  | 7.65  | V                   |
| VIN Turn On Threshold                        | V <sub>IN(th)</sub>      | V <sub>IN</sub> rising                                                                                                                          | 7.40  | 7.70  | 8.00  | V                   |
| Undervoltage Hysteresis                      | V <sub>UVLOHYS</sub>     |                                                                                                                                                 | _     | 350   | _     | mV                  |
| Thermal Shutdown Threshold <sup>2</sup>      | TJ                       |                                                                                                                                                 | _     | 165   | _     | °C                  |
| Thermal Shutdown Hysteresis <sup>2</sup>     | $\Delta T_{J}$           |                                                                                                                                                 | _     | 20    | _     | °C                  |
| Power Not Good Flag Set                      | PNG <sub>SET</sub>       | With respect to V <sub>LNB</sub>                                                                                                                | 77    | 85    | 93    | %                   |
| Power Not Good Flag Reset                    | PNG <sub>RESET</sub>     | With respect to V <sub>LNB</sub>                                                                                                                | 82    | 90    | 98    | %                   |
| Power Not Good Hysteresis                    | PNG <sub>HYS</sub>       | With respect to V <sub>LNB</sub>                                                                                                                | _     | 5     | _     | %                   |
| Cable Disconnect Boost Voltage               | V <sub>CAD</sub>         | CADT bit = 1, ENB bit = 1, VSEL0 through VSEL3 = 1                                                                                              | 22.0  | 22.8  | 23.5  | V                   |
| Cable Disconnect Set                         | V <sub>CADSET</sub>      |                                                                                                                                                 | 20.16 | 21.00 | 21.84 | V                   |
| Cable Disconnect Current Source              | I <sub>CADSRC</sub>      | V <sub>LNB</sub> = 21.00 V, V <sub>BOOST</sub> = 22.8 V                                                                                         | 1.0   | 1.75  | 2.5   | mA                  |

Continued on the next page...



# **Dual LNB Supply and Control Voltage Regulator**

### ELECTRICAL CHARACTERISTICS (continued) at T<sub>A</sub> = 25°C, V<sub>IN</sub> = 8 to 16 V, unless noted otherwise<sup>1</sup>

| Characteristics                                       | Symbol                  | Test Conditions                                                                          | Min. | Тур.  | Max. | Units |
|-------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------|------|-------|------|-------|
| Tone                                                  | *                       |                                                                                          |      |       |      |       |
| Tone Frequency                                        | f <sub>TONE</sub>       |                                                                                          | 20   | 22    | 24   | kHz   |
| Tone Amplitude, Peak-to-Peak                          | V <sub>TONE(pp)</sub>   | I <sub>LOAD</sub> = 0 to 450 mA, C <sub>LOAD</sub> = 750 nF                              | 400  | 620   | 800  | mV    |
| Tone Duty Cycle                                       | DC <sub>TONE</sub>      | I <sub>LOAD</sub> = 0 to 450 mA, C <sub>LOAD</sub> = 750 nF                              | 40   | 50    | 60   | %     |
| Tone Rise Time                                        | t <sub>rTONE</sub>      | $I_{LOAD}$ = 0 to 450 mA, $C_{LOAD}$ = 750 nF                                            | 5    | 10    | 15   | μs    |
| Tone Fall Time                                        | t <sub>fTONE</sub>      | $I_{LOAD}$ = 0 to 450 mA, $C_{LOAD}$ = 750 nF                                            | 5    | 10    | 15   | μs    |
| EXTM Logic Input                                      | V <sub>EXTM(H)</sub>    |                                                                                          | 2.0  | _     | _    | V     |
| EXTIVI Logic Input                                    | $V_{EXTM(L)}$           |                                                                                          | _    | _     | 0.8  | V     |
| EXTM Input Leakage                                    | I <sub>EXTMLKG</sub>    |                                                                                          | -1   | _     | 1    | μA    |
| Tone Detector                                         |                         |                                                                                          |      |       |      |       |
| Tone Detect Input Amplitude Receive, Peak-to-<br>Peak | V <sub>TDR(pp)</sub>    | f <sub>TONE</sub> = 22 kHz sine wave, TMODE = 0                                          | 300  | -     | -    | mV    |
| Tone Detect Input Amplitude Transmit, Peak-           | V <sub>TDT(pp)Int</sub> | f <sub>TONE</sub> = 22 kHz sine wave, using internal tone (options 1 and 2, in figure 1) | 400  | _     | _    | mV    |
| to-Peak                                               | V <sub>TDT(pp)Ext</sub> | f <sub>TONE</sub> = 22 kHz sine wave, using external tone (options 3 and 4, in figure 1) | 300  | -     | -    | mV    |
| Tone Reject Input Amplitude, Peak-to-Peak             | V <sub>TRI(pp)</sub>    | f <sub>TONE</sub> = 22 kHz sine wave                                                     | _    | _     | 100  | mV    |
| Frequency Capture                                     | f <sub>TDI</sub>        | 600 mVpp sine wave                                                                       | 17.6 | _     | 26.4 | kHz   |
| Input Impedance <sup>2</sup>                          | Z <sub>TDI</sub>        |                                                                                          | _    | 8.6   | _    | kΩ    |
| TDO Output Voltage                                    | V <sub>TDO(L)</sub>     | Tone present, I <sub>LOAD</sub> = 3 mA                                                   | _    | -     | 0.4  | V     |
| TDO Output Leakage                                    | I <sub>TDOLKG</sub>     | Tone absent, V <sub>TDO</sub> = 7 V                                                      | _    | -     | 10   | μA    |
| I <sup>2</sup> C™-Compatible Interface                |                         |                                                                                          |      |       |      |       |
| Logic Input (SDA,SCL) Low Level                       | V <sub>SCL(L)</sub>     |                                                                                          | _    | _     | 0.8  | V     |
| Logic Input (SDA,SCL) High Level                      | V <sub>SCL(H)</sub>     |                                                                                          | 2.0  | _     | _    | ٧     |
| Logic Input Hysteresis                                | V <sub>I2CIHYS</sub>    |                                                                                          | _    | 150   | _    | mV    |
| Logic Input Current                                   | I <sub>I2CI</sub>       | V <sub>I2CI</sub> = 0 to 7 V                                                             | -10  | <±1.0 | 10   | μA    |
| Logic Output Voltage SDA and IRQ                      | V <sub>t2COut(L)</sub>  | I <sub>LOAD</sub> = 3 mA                                                                 | _    | -     | 0.4  | V     |
| Logic Output Leakage SDA and IRQ                      | V <sub>t2CLKG</sub>     | V <sub>t2COut</sub> = 0 to 7 V                                                           | _    | _     | 10   | μA    |
| SCL Clock Frequency                                   | f <sub>CLK</sub>        |                                                                                          | _    | _     | 400  | kHz   |
| Output Fall Time                                      | t <sub>fl2COut</sub>    | V <sub>t2COut(H)</sub> to V <sub>t2COut(L)</sub>                                         | _    | _     | 250  | ns    |
| Bus Free Time Between Stop/Start                      | t <sub>BUF</sub>        |                                                                                          | 1.3  | _     | _    | μs    |
| Hold Time Start Condition                             | t <sub>HD:STA</sub>     |                                                                                          | 0.6  | _     | _    | μs    |
| Setup Time for Start Condition                        | t <sub>SU:STA</sub>     |                                                                                          | 0.6  | -     | _    | μs    |

Continued on the next page...



### ELECTRICAL CHARACTERISTICS (continued) at T<sub>A</sub> = 25°C, V<sub>IN</sub> = 8 to 16 V, unless noted otherwise<sup>1</sup>

| Characteristics Symbol Test Condition            |                     | Test Conditions                                                                                                                                                                        | Min. | Тур. | Max. | Units |  |  |  |
|--------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|--|--|--|
| <sup>2</sup> C™-Compatible Interface (continued) |                     |                                                                                                                                                                                        |      |      |      |       |  |  |  |
| SCL Low Time                                     | t <sub>LOW</sub>    |                                                                                                                                                                                        | 1.3  | _    | _    | μs    |  |  |  |
| SCL High Time                                    | t <sub>HIGH</sub>   |                                                                                                                                                                                        | 0.6  | _    | _    | μs    |  |  |  |
| Data Setup Time                                  | t <sub>SU:DAT</sub> |                                                                                                                                                                                        | 100  | _    | _    | ns    |  |  |  |
| Data Hold Time                                   | t <sub>HD:DAT</sub> | For t <sub>HD:DAT</sub> (min), the master device must provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the SCL signal falling edge | 0    | _    | 900  | ns    |  |  |  |
| Setup Time for Stop Condition                    | t <sub>SU:STO</sub> |                                                                                                                                                                                        | 0.6  | _    | _    | μs    |  |  |  |
| I²C™ Address Setting                             |                     |                                                                                                                                                                                        |      |      |      |       |  |  |  |
| ADD Voltage for Address 0001,000                 | Address1            |                                                                                                                                                                                        | 0    | -    | 0.7  | V     |  |  |  |
| ADD Voltage for Address 0001,001                 | Address2            |                                                                                                                                                                                        | 1.3  | -    | 1.7  | V     |  |  |  |
| ADD Voltage for Address 0001,010                 | Address3            |                                                                                                                                                                                        | 2.3  | _    | 2.7  | V     |  |  |  |
| ADD Voltage for Address 0001,011                 | Address4            |                                                                                                                                                                                        | 3.3  | _    | 5.0  | V     |  |  |  |

<sup>&</sup>lt;sup>1</sup>Operation at 16 V may be limited by power loss in the linear regulator.

### I<sup>2</sup>C™ Interface Timing Diagram





<sup>&</sup>lt;sup>2</sup>Guaranteed by worst case process simulations and system characterization. Not production tested.

<sup>&</sup>lt;sup>3</sup>LNB output ripple and noise are dependent on component selection and PCB layout. Refer to the Application Schematic and PCB layout recommendations. Not production tested.

<sup>&</sup>lt;sup>4</sup>Current from the LNB output may be limited by the choice of Boost components.

### **Functional Description**

#### **Protection**

The A8292 has a wide range of protection features and fault diagnostics which are detailed in the Status Register section.

### **Boost Converter/Linear Regulator**

Each channel contains a tracking current-mode boost converter and linear regulator. The boost converter tracks the requested LNB voltage to within 800 mV, to minimize power dissipation. Under conditions where the input voltage,  $V_{BOOST}$ , is greater than the output voltage,  $V_{LNB}$ , the linear regulator must drop the differential voltage. When operating in these conditions, care must be taken to ensure that the safe operating temperature range of the A8292 is not exceeded.

The A8292 has internal pulse-by-pulse current limit on the boost converter, and DC current limiting on the LNB output, to protect the IC against short circuits. When the LNB output is shorted, the LNB output current is limited to 600 mA typical, and the IC will be shut down if the overcurrent condition lasts for more than 48 ms. If this occurs, the A8292 must be re-enabled for normal operation. The system should provide sufficient time between successive restarts to limit internal power dissipation; a period of 2 s is recommended.

Each of the boost converters operates at 352 kHz typical: 16 times the internal 22 kHz tone frequency. All the loop compensation, current sensing, and slope compensation functions are provided internally.

At extremely light loads, the boost converters operate in a pulse-skipping mode. Pulse skipping occurs when the BOOST voltage rises to approximately 450 mV above the BOOST target output voltage. Pulse skipping stops when the BOOST voltage drops 200 mV below the pulse skipping level.

In the case that two or more set top box LNB outputs are connected together by the customer (e.g., with a splitter), it is possible that one output could be programmed at a higher voltage than the other. This would cause a voltage on one output that is higher than its programmed voltage (e.g., 19 V on the output of a 13 V programmed voltage). The output with the highest voltage will effectively turn off the other outputs. As soon as this voltage is reduced below the value of the other outputs, the A8292 output will auto-

recover to their programmed levels.

**Charge Pump.** Each generates a supply voltage above the internal tracking regulator output to drive the linear regulator control.

**Slew Rate Control.** During either start-up, or when the output voltage at the LNB pin is transitioning, the output voltage rise and fall times can be set by the value of the capacitor connected from the TCAP pin to GND (C<sub>TCAP</sub> or C7 in the Applications Schematic). Note that during start-up, the BOOST pin is precharged to the input voltage minus a voltage drop. As a result, the slew rate control for the BOOST pin occurs from this voltage.

The value of  $C_{\mbox{\scriptsize TCAP}}$  can be calculated using the following formula:

$$C_{\text{TCAP}} = (I_{\text{TCAP}} \times 6) / SR$$
,

where SR is the required slew rate of the LNB output voltage, in V/s, and  $I_{TCAP}$  is the TCAP pin current specified in the data sheet. The recommended value for  $C_{TCAP}$ , 10 nF, should provide satisfactory operation for most applications. However, in some cases, it may be necessary to increase the value of  $C_{TCAP}$  to avoid activating the current limit of the LNB output. One such situation is when two set-top boxes are connected in parallel. If this is the case, the following formula can be used to calculate  $C_{TCAP}$ :

$$C_{TCAP} \geq (I_{TCAP} \times 6)(2 \times C_{BOOST}) \: / \: I_{LIMLNB}$$
 ,

$$C_{TCAP} \ge (10 \ \mu A \times 6)(2 \times 100 \ \mu F) / 500 \ mA = 24 \ nF$$
.

The minimum value of  $C_{TCAP}$  is 2.2 nF. There is no theoretical maximum value of  $C_{TCAP}$  however too large a value will probably cause the voltage transition specification to be exceeded. Tone generation is unaffected by the value of  $C_{TCAP}$ .

**Pull-Down Rate Control.** In applications that have to operate at very light loads and that require large load capacitances (in the order of tens to hundreds of microfarads), the output linear stage provides approximately 40 mA of pull-down capability. This ensures that the output volts are ramped from 18 to 13 V in a reasonable amount of time.



#### **ODT (Overcurrent Disable Time)**

If the LNB output current exceeds 600 mA, typical, for more than 48 ms, then the LNB output will be disabled and the OCP bit will be set (see figure 1).

#### **Short Circuit Handling**

If the LNB output is shorted to ground, the LNB output current will be clamped to 600 mA, typical. If the short circuit condition lasts for more than 48 ms, the A8292 will be disabled and the OCP bit will be set.

#### **Auto-Restart**

After a short circuit condition occurs, the host controller should periodically re-enable the A8292 to check if the short circuit has been removed. Consecutive startup attempts should allow at least 2 s of delay between restarts.

#### **In-rush Current**

At start-up or during an LNB reconfiguration event, a transient surge current above the normal DC operating level can be provided by the A8292. This current increase can be as high as 600 mA, typical, for as long as required, up to a maximum of 48 ms. The 8292 can also provide up to 500 mA per channel individually, or 900 mA to both channels simultaneously, for a period of up to 2 s (see figure 1). Operating at this level for a longer period is not recommended.

#### **Tone Detection**

A 22 kHz tone detector is provided in each channel of the A8292 solution. The detector extracts the tone signal and provides it as an open-drain signal on the TDO pins. The maximum tone out error is  $\pm 1$  tone cycle, and the maximum tone out delay with respect to the input is 1 tone cycle. Detection thresholds are given in table 1.

**Table 1. Detection Thresholds for Tone Generation Options** 

|                                                             | Transmit       |                |                                          |                                               | Rec                                          | eive   |
|-------------------------------------------------------------|----------------|----------------|------------------------------------------|-----------------------------------------------|----------------------------------------------|--------|
| Option<br>(Fig. 1)                                          | 1              | 2              | 3                                        | 4                                             | n.a.                                         | n.a.   |
| TMODE                                                       | 1              | 1              | 0                                        | 0                                             | 0                                            | 1      |
| TGATE                                                       | Control<br>0/1 | 1              | Control<br>0/1                           | 1                                             | At lea                                       | st one |
| EXTM                                                        | 1              | Control<br>0/1 | 22 kHz<br>logic<br>signal,<br>continuous | Control<br>gated<br>22 kHz<br>logic<br>signal | must be 0 to<br>prevent tone<br>transmission |        |
| Guaranteed<br>Detection<br>Threshold<br>(mV <sub>PP</sub> ) | 400            | 400            | 300                                      | 300                                           | 300                                          | 400    |
| Rejection<br>Threshold<br>(mV <sub>PP</sub> )               | 100            | 100            | 100                                      | 100                                           | 100                                          | 100    |

### **ODT (Overcurrent Disable Timing) Mode Timing Diagram**



Figure 1. ODT (Overcurrent Disable Timing) Mode Timing Diagram



#### **Tone Generation**

The A8292 solution offers four options for tone generation, providing maximum flexibility to cover every application. The EXTM pins (external modulation), in conjunction with the I<sup>2</sup>C<sup>TM</sup> control bits: TMODE (tone modulation) and TGATE (tone gate), provide the necessary control. The TMODE bit controls whether the tone source is either internal or external (via the EXTM pin). Both the EXTM pin and TGATE bit determine the 22 kHz control, whether gated or clocked.

Four options for tone generation are shown in figure 2. Note that when using option 4, when EXTM stops clocking, the LNB volts park at the LNB voltage, either plus or minus half the tone signal amplitude, depending on the state of EXTM. For example, if the EXTM is held low, the LNB DC voltage is the LNB programmed voltage minus 325 mV (typical).

With any of the four options, when a tone signal is generated, TDET is set in the status register. When the internal tone is used (options 1 or 2), the minimum tone detect amplitude is 400 mV, and when an external tone is used (options 3 or 4), the minimum tone detection amplitude is 300 mV.

#### I<sup>2</sup>C™-Compatible Interface

This is a serial interface that uses two bus lines, SCL and SDA, to access the internal Control and Status registers of the A8292. Data is exchanged between a microcontroller (master) and the A8292 (slave). The clock input to SCL is generated by the master, while SDA functions as either an input or an open drain output, depending on the direction of the data.

### **Timing Considerations**

The control sequence of the communication through the I<sup>2</sup>C<sup>TM</sup>-compatible interface is composed of several steps in sequence:

- 1. Start Condition. Defined by a negative edge on the SDA line, while SCL is high.
- 2. Address Cycle. 7 bits of address, plus 1 bit to indicate read (1) or write (0), and an acknowledge bit. The first five bits of the address are fixed as: 00010. The four optional addresses, defined by the remaining two bits, are selected by the ADD input. The address is transmitted MSB first.



Option 2 – Use internal tone, gated by the EXTM pin.



*Option 3 – Use external tone, gated by the TGATE bit.* 



Figure 2. Options for tone generation



#### 3. Data Cycles.

Write – 6 bits of data and 2 bits for addressing four internal control registers, followed by an acknowledge bit. See Control Register section for more information.

Read – Two status registers, where register 1 is read first, followed by register 2, then register 1, and so on. At the start of any read sequence, register 1 is always read first. Data is transmitted MSB first.

4. Stop Condition. Defined by a positive edge on the SDA line, while SCL is high. Except to indicate a Start or Stop condition, SDA must be stable while the clock is high. SDA can only be changed while SCL is low. It is possible for the Start or Stop condition to occur at any time during a data transfer. The A8292 always responds by resetting the data transfer sequence.

The Read/Write bit is used to determine the data transfer direction. If the Read/Write bit is high, the master reads the contents of register 1, followed by register 2 if a further read is performed. If

the Read/Write bit is low, the master writes data to one of the four Control registers. Note that multiple writes are not permitted. All write operations must be preceded with the address.

The Acknowledge bit has two functions. It is used by the master to determine if the slave device is responding to its address and data, and it is used by the slave when the master is reading data back from the slave. When the A8292 decodes the 7-bit address field as a valid address, it responds by pulling SDA low during the ninth clock cycle.

During a data write from the master, the A8292 also pulls SDA low during the clock cycle that follows the data byte, in order to indicate that the data has been successfully received. In both cases, the master device must release the SDA line before the ninth clock cycle, in order to allow this handshaking to occur.



Figure 3. I<sup>2</sup>C™ Interface. Read and write sequences.



During a data read, the A8292 acknowledges the address in the same way as in the data write sequence, and then retains control of the SDA line and send the data from register 1 to the master. On completion of the eight data bits, the A8292 releases the SDA line before the ninth clock cycle, in order to allow the master to acknowledge the data. If the master holds the SDA line low during this Acknowledge bit, the A8292 responds by sending the data from register 2 to the master. Data bytes continue to be sent to the master until the master releases the SDA line during the Acknowledge bit. When this is detected, the A8292 stops sending data and waits for a stop signal.

#### **Interrupt Request**

The A8292 also provides an interrupt request pin, IRQ, which is an open-drain, active-low output. This output may be connected to a common IRQ line with a suitable external pull-up and can be used with other I<sup>2</sup>C<sup>TM</sup>-compatible devices to request attention from the master controller.

The IRQ output becomes active when either the A8292 first recognizes a fault condition, or at power-on, when the main supply,  $V_{\rm IN}$ , and the internal logic supply,  $V_{\rm REG}$ , reach the correct operating conditions. It is only reset to inactive when the I<sup>2</sup>C<sup>TM</sup> master addresses the A8292 with the Read/Write bit set (causing a

read). Fault conditions are indicated by the TSD, VUV, and OCP bits, and are latched in the Status register. See the Status register section for full description.

The DIS, PNG, CAD and TDET status bits do not cause an interrupt. All these bits are continually updated, apart from the DIS bit, which changes when the LNB is either disabled, intentionally or due to a fault, or is enabled.

When the master recognizes an interrupt, it addresses all slaves connected to the interrupt line in sequence, and then reads the status register to determine which device is requesting attention. The A8292 latches all conditions in the Status register until the completion of the data read. The action at the resampling point is further defined in the Status Register section. The bits in the Status register are defined such that the all-zero condition indicates that the A8292 is fully active with no fault conditions.

When  $V_{\rm IN}$  is initially applied, the I<sup>2</sup>C<sup>TM</sup>-compatible interface does not respond to any requests until the internal logic supply  $V_{\rm REG}$  has reached its operating level. Once  $V_{\rm REG}$  has reached this point, the IRQ output goes active, and the VUV bit is set. After the A8292 acknowledges the address, the IRQ flag is reset. After the master reads the status registers, the registers are updated with the VUV reset.



Figure 4. I<sup>2</sup>C™ Interface. Read sequences after interrupt request.



### Control Registers (I<sup>2</sup>C™-Compatible Write Register)

All main functions of the A8292 are controlled through the  $I^2C^{TM}$ -compatible interface via the 8-bit Control registers. As the A8292 contains numerous control options, as well as featuring two channels, it is necessary to have four Control registers. Each

register contains up to 6 bits of data (bit 0 to bit 5), followed by 2 bits for the register address (bit 6 and bit 7). The power-up states for the control functions are all 0s.

The following tables define the control bits for each address and the settings for output voltage:

Table 2. Control Registers with Address (I1, I0) = 00 and 01

|     | Na                                  | me                                  |                                                                                                |
|-----|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------|
| Bit | Channel 1<br>(Address: I1, I0 = 00) | Channel 2<br>(Address: I1, I0 = 01) | Setting                                                                                        |
| 0   | VSEL <sub>0</sub> 1                 | VSEL <sub>0</sub> 2                 |                                                                                                |
| 1   | VSEL <sub>1</sub> 1                 | VSEL <sub>1</sub> 2                 | See table 4, Output Voltage Amplitude Selection                                                |
| 2   | VSEL <sub>2</sub> 1                 | VSEL <sub>2</sub> 2                 |                                                                                                |
| 3   | VSEL <sub>3</sub> 1                 | VSEL <sub>3</sub> 2                 | 0: LNBx = Low range<br>1: LNBx = High range                                                    |
| 4   | ODT1                                | ODT2                                | 1 (recommended): The ODT functions are always enabled, but setting 1 recommended at all times. |
| 5   | ENB1                                | ENB2                                | 0: Disable LNBx Output 1: Enable LNBx Output                                                   |
| 6   | 10                                  | 10                                  | Address Bit<br>Channel 1: 0<br>Channel 2: 1                                                    |
| 7   | I1                                  | I1                                  | Address Bit<br>Channel 1: 0<br>Channel 2: 0                                                    |

| Bit 0 | $VSEL_0x$ | These three bits provide incremental control over the voltage on the LNBx output.            |
|-------|-----------|----------------------------------------------------------------------------------------------|
| Bit 1 | $VSEL_1x$ | The available voltages provide the necessary levels for all the common standards             |
| Bit 2 | $VSEL_2x$ | plus the ability to add line compensation in increments of 333 mV. The voltage levels are    |
|       |           | defined in table 4, Output Voltage Amplitude Selection.                                      |
| Bit 3 | $VSEL_3x$ | Switches between the low level and high level output voltages on the LNBx output. 0 selects  |
|       |           | the low level voltage and 1 selects the high level. The low-level center voltage is 12.709 V |
|       |           | nominal and the high level is 18.042 V nominal. These may be increased in steps of 333 mV    |
|       |           | using the $VSEL_2x$ , $VSEL_1x$ and $VSEL_0x$ control register bits.                         |
| Bit 4 | ODTx      | The overcurrent disable timers are always enabled.                                           |
| Bit 5 | ENBx      | Enables the LNBx output. When set to 1 the LNBx output is switched on. When set to 0,        |
|       |           | the LNBx output is disabled.                                                                 |
| Bit 6 | I0        | Address                                                                                      |
| Bit 7 | I1        | Address                                                                                      |
|       |           |                                                                                              |



Table 3. Control Registers with Address (I1, I0) = 10 and 11

|     | Na                                  |                                     |                                                             |
|-----|-------------------------------------|-------------------------------------|-------------------------------------------------------------|
| Bit | Channel 1<br>(Address: I1, I0 = 10) | Channel 2<br>(Address: I1, I0 = 11) | Setting                                                     |
| 0   | TMODE1                              | TMODE2                              | 0: External Tone<br>1: Internal Tone                        |
| 1   | TGATE1                              | TGATE2                              | 0: Tone Gated Off<br>1: Tone Gated On                       |
| 2   | CADT1                               | CADT2                               | 0: Cable Disconnect Test Off<br>1: Cable Disconnect Test On |
| 3   | -                                   | _                                   | Not Used                                                    |
| 4   | -                                   | _                                   | Not Used                                                    |
| 5   | -                                   | _                                   | Not Used                                                    |
| 6   | 10                                  | 10                                  | Address Bit<br>Channel 1: 0<br>Channel 2: 1                 |
| 7   | I1                                  | I1                                  | Address Bit<br>Channel 1: 1<br>Channel 2: 1                 |

Bit 0 TMODEx ToneMode. Selects between the use of an external 22 kHz logic signal or the use of the internal 22 kHz oscillator to control the tone generation on the LNBx output. A 0 selects the external tone and a 1 selects the internal tone. See the Tone Generation section for more information

Bit 1 TGATEx Tone Gate. Allows either the internal or external 22 kHz tone signals to be gated, unless the EXTMx is selected for gating. When set to 0, the selected tone (via TMODEx) is off. When set to 1, the selected tone is on. See Tone Generation Section for more information.

Bit 2 CADTx Cable Disconnect Test. To perform this test, set bits CADT, ENB, and VSEL0 through VSEL3 through the I<sup>2</sup>C-compatible interface. During this test, the LNB linear regulator is disabled, a 1 mA current source between the BOOST output and the LNB output is enabled, and the BOOST voltage is increased to 22.8 V. After these conditions are set, if the LNB voltage is above 21 V, it is assumed that the coaxial cable connection between the LNBR output and the LNB head has been disconnected. In this case, the CAD bit is set in the Status register. If there is a load on the LNB pin, then the LNB voltage will decrease proportionally to the load current. If the LNB volts drop below 19.95 V, it is assumed that the coaxial cable is connected and the CAD bit in the Status register is set to 0.

 Bit 3
 —
 Not Used.

 Bit 4
 —
 Not Used.

 Bit 5
 —
 Not Used.

 Bit 6
 I0
 Address.

 Bit 7
 I1
 Address.



**Table 4. Output Voltage Amplitude Selection** 

| VSEL <sub>3</sub> x | VSEL <sub>2</sub> x | VSEL <sub>1</sub> x | VSEL <sub>0</sub> x | LNB (V) |
|---------------------|---------------------|---------------------|---------------------|---------|
| 0                   | 0                   | 0                   | 0                   | 12.709  |
| 0                   | 0                   | 0                   | 1                   | 13.042  |
| 0                   | 0                   | 1                   | 0                   | 13.375  |
| 0                   | 0                   | 1                   | 1                   | 13.709  |
| 0                   | 1                   | 0                   | 0                   | 14.042  |
| 0                   | 1                   | 0                   | 1                   | 14.375  |
| 0                   | 1                   | 1                   | 0                   | 14.709  |
| 0                   | 1                   | 1                   | 1                   | 15.042  |
| 1                   | 0                   | 0                   | 0                   | 18.042  |
| 1                   | 0                   | 0                   | 1                   | 18.375  |
| 1                   | 0                   | 1                   | 0                   | 18.709  |
| 1                   | 0                   | 1                   | 1                   | 19.042  |
| 1                   | 1                   | 0                   | 0                   | 19.375  |
| 1                   | 1                   | 0                   | 1                   | 19.709  |
| 1                   | 1                   | 1                   | 0                   | 20.042  |
| 1                   | 1                   | 1                   | 1                   | 20.375  |



#### Status Registers (I<sup>2</sup>C™-Compatible Read Register)

The main fault conditions: overcurrent (OCP), under voltage (VUV) and overtemperature (TSD), are all indicated by setting the relevant bits in the Status registers. In all fault cases, once the bit is set, it remains latched until the A8292 is read by the I<sup>2</sup>C<sup>TM</sup> master, assuming the fault has been resolved.

The current status of each LNB output is indicated by the disable bit, DIS, for that channel. A DIS bit is set when either a fault occurs or if the LNB is disabled intentionally. These bits are latched and are reset when the LNB is commanded on again. The power not good (PNG), tone detect (TDET), and cable disconnected (CAD) flags are the only bits which may be reset without an  $I^2C^{TM}$  read sequence. Table 5 summarizes the condition of each bit when set and how it is reset.

As the A8292 has a comprehensive set of status reporting bits, it is necessary to have two Status registers. When performing a

multiple read function, register 1 is read followed by register 2, then register 1 again and so on. Whenever a new read function is performed, register 1 is always read first.

The normal sequence of the master in a fault condition will be to detect the fault by reading the Status registers, then rereading the Status registers until the status bit is reset indicating the fault condition is reset. The fault may be detected either by continuously polling, by responding to an interrupt request (IRQ), or by detecting a fault condition externally and performing a diagnostic poll of all slave devices. Note that the fully-operational condition of the Status registers is all 0s, to simplify checking of the Status bit.

**Table 5. Status Register Bit Setting** 

| Status Bit   | Function                                           | Set         | Reset<br>Condition                           |
|--------------|----------------------------------------------------|-------------|----------------------------------------------|
| CAD1, CAD2   | Cable disconnected                                 | Non-latched | Cable disconnect test off or cable connected |
| DIS1, DIS2   | LNB disabled, either intentionally or due to fault | Latched     | LNB enabled and no fault                     |
| OCP1, OCP2   | Overcurrent                                        | Latched     | I <sup>2</sup> C™ read and fault removed     |
| PNG1, PNG2   | Power not good                                     | Non-latched | LNB volts in range                           |
| TDET1, TDET2 | Tone detect                                        | Non-latched | Tone removed                                 |
| TSD          | Thermal shutdown                                   | Latched     | I <sup>2</sup> C™ read and fault removed     |
| VUV          | Undervoltage                                       | Latched     | I <sup>2</sup> C™ read and fault removed     |

Bit 4

Bit 7 VUV

## **Dual LNB Supply and Control Voltage Regulator**

Table 6. Status Register 1

| Bit | Name | Function                        |  |
|-----|------|---------------------------------|--|
| 0   | DIS1 | LNB output disabled (Channel 1) |  |
| 1   | DIS2 | LNB output disabled (Channel 2) |  |
| 2   | OCP1 | Overcurrent (Channel 1)         |  |
| 3   | OCP2 | Overcurrent (Channel 2)         |  |
| 4   | PNG1 | Power Not Good (Channel 1)      |  |
| 5   | PNG2 | Power Not Good (Channel 2)      |  |
| 6   | TSD  | Thermal Shutdown                |  |
| 7   | VUV  | V <sub>IN</sub> Undervoltage    |  |

Bit 0 DIS1 LNB Output Disabled. DIS is used to indicate the current condition of the LNB output for channel 1. At power-on, or if a fault condition occurs, DIS1 is set. This bit changing to 1 does not cause the IRQ to activate because the LNB output may be disabled intentionally by the I<sup>2</sup>C™ master. This bit will be reset at the end of a

write sequence if the LNB output is enabled.

Bit 1 DIS2 See description for DIS1. This indicates status for channel 2.

Bit 2 OCP1 Overcurrent. If the LNB output detects an overcurrent condition for greater than

48 ms, the LNB output will be disabled. The OCP bit will be set to indicate that an overcurrent has occurred and the disable bit, DIS1, will be set. The Status register is updated on the rising edge of the 9<sup>th</sup> clock pulse in the data read sequence, where the OCP bit is reset in all cases, allowing the master to reenable the LNB output. If the overcurrent timer is not enabled, the device operates in current limit indefinitely and the OCP bit will be set. If the overcurrent condition is removed, the OCP bit will automatically be reset. Note that if the overcurrent remains long enough, and a thermal shutdown occurs, the LNB output will be disabled and the TSD bit set.

Bit 3 OCP2 See description for OCP1. This indicates status for channel 2.

PNG1 Power Not Good. Set to 1 when the LNB voltage is below 85% of the programmed voltage. The PNG bit is reset when the LNB voltage is within 90% of the pro-

grammed LNB voltage. PNG is always active so, if the LNB output is disabled, then PNG will be a logic 1. At power-up, PNG reports a logic 1 until the LNB output is enabled and within 90% of the programmed LNB voltage.

output is enabled and within 90% of the programmed LNB voltage.

Bit 5 PNG2 See description for PNG1. This indicates status for channel 2. Bit 6 TSD Thermal shutdown. 1 indicates that the A8292 has detected an

TSD Thermal shutdown. 1 indicates that the A8292 has detected an overtemperature condition and has disabled the LNB outputs. The disable bits, DISx, will also be set. The status of the overtemperature condition is sampled on the rising edge of the 9th clock pulse in the data read sequence. If the condition is no longer present,

then the TSD bit will be reset, allowing the master to reenable the LNB output if required. If the condition is still present, then the TSD bit will remain at 1.

Undervoltage Lockout. 1 indicates that the A8292 has detected that the input supply,  $V_{IN}$  is, or has been, below the minimum level and an undervoltage lockout has occurred disabling the LNB outputs. The disable bits, DISx, will also be set, and the A8292 will not reenable the output until so instructed by writing the relevant bit into the control registers. The status of the undervoltage condition is sampled on the rising edge of the 9<sup>th</sup> clock pulse in the data read sequence. If the condition is no longer present, then the VUV bit will be reset allowing the master to reenable the LNB

output if required. If the condition is still present, then the VUV bit will remain at 1.

**ALLEGRO**Microsystems

Table 7. Status Register 2

| Bit | Name  | Function                       |  |  |
|-----|-------|--------------------------------|--|--|
| 0   | CAD1  | Cable Disconnected (Channel 1) |  |  |
| 1   | CAD2  | Cable Disconnected (Channel 2) |  |  |
| 2   | TDET1 | Tone Detect (Channel 1)        |  |  |
| 3   | TDET2 | Tone Detect (Channel 2)        |  |  |
| 4   | -     | Not Used                       |  |  |
| 5   | -     | Not Used                       |  |  |
| 6   | _     | Not Used                       |  |  |
| 7   | -     | Not Used                       |  |  |

Bit 0 CAD1 Cable between LNB and the LNB head is disconnected. When cable disconnect

test mode is applied, the LNB linear regulator is disabled and a 1 mA current source is applied between the BOOST1 and LNB1 output. If the LNB volts rise above 21 V, CAD1 will be set to 1. The CAD1 bit is reset if the LNB volts drop

below 19.95 V.

Bit 1 CAD2 See description for CAD1. This indicates status for channel 2.

Bit 2 TDET1 Tone Detect. When tone is enabled by whatever option, or if a tone signal is received

from the LNB, TDET1 will be set to 1 if the tone appears at the LNB1 output. When

the tone is disabled and no tone is received from the LNB, TDET1 is reset.

Bit 3 TDET2 See description for CAD1. This indicates status for channel 2.

Bits 4 to 7 Not used.



# **Dual LNB Supply and Control Voltage Regulator**

Table 8. Component Selection Table<sup>a</sup>

| Component Characteristics Manufacturer a |                                                                         | Manufacturer and Device                                                                                     |
|------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| C3                                       | 220 nF, 10 V <sub>MIN</sub> , X5R or X7R, 0402 or 0603                  |                                                                                                             |
| C8, C9b, C12b                            | 220 nF, 50 V, X5R or X7R, 0805                                          |                                                                                                             |
| C1, C4                                   | 100 nF, 50 V, X5R or X7R, 0603                                          |                                                                                                             |
| C2, C5                                   | 100 μF, 35 $V_{MIN}$ , ESR < 75 mΩ, $I_{RIPPLE}$ > 500 mA               | ChemiCon: EKZE500ELL101MHB5D<br>Nichicon: UHC1V101MPT<br>Panasonic: EEU-FM1H101B                            |
| C7                                       | 22 nF, 10 V <sub>MIN</sub> , X5R or X7R, 0402 or 0603                   |                                                                                                             |
| C10, C13                                 | 10 nF, 50 V, X5R or X7R, 0402 or 0603                                   |                                                                                                             |
| C11                                      | 0.68 μF, 25 V <sub>MIN</sub> , X5R or X7R, 0805                         | TDK: C2012X5R1E684K<br>Murata: GRM21BR71E684KA88<br>Kemet: C0805C684K3PAC<br>AVX: 08053D684KAT2A            |
| C6                                       | 1.0 μF, 25 V <sub>MIN</sub> , X5R or X7R, 1206                          | TDK: C3216X7R1E105K<br>Murata: GRM31MR71E105KA01<br>Taiyo Yuden: TMK316BJ105KL-T<br>Kemet: C1206C105K3RACTU |
| D1, D2, D3                               | Schottky diode, 40 V, 1 A, SOD-123                                      | Diodes, Inc.: B140HW-7<br>Central Semi: CMMSH1-40                                                           |
| D4                                       | TVS, 20 V <sub>RM</sub> , 32 V <sub>CL</sub> at 500 A (8/20 µs), 3000 W | Littelfuse: SMDJ20A<br>ST: LNBTVS6-221S                                                                     |
| L1                                       | 33 μH, $I_{SAT}$ > 1.3 A, DCR < 130 mΩ                                  | TDK: TSL0808RA-330K1R4-PF<br>Taiyo Yuden: LHLC08TB330K<br>Coilcraft: DR0608-333L                            |
| L2                                       | 220 μH, $I_{SAT}$ > 0.5 A, DCR < 0.8 Ω                                  | TDK: TSL0808RA-221KR54-PF<br>Taiyo Yuden: LHLC08TB221K<br>Coilcraft: DR0608-224L                            |
| L3                                       | 1 μH, 1 A, DCR < 120 mΩ, 1206                                           | Kemet: LB3218-T1R0MK<br>Murata: LQM31PN1R0M00L<br>Taiyo Yuden: LB3218T1R0M<br>TDK: MLP3216S1R0L             |
| R1 to R5                                 | Determined by V <sub>DD</sub> , bus capacitance, etc.                   |                                                                                                             |
| R6                                       | 15 Ω, 1%, <sup>1</sup> / <sub>8</sub> W                                 |                                                                                                             |
| R7                                       | 100 Ω, 1%, <sup>1</sup> / <sub>8</sub> W                                |                                                                                                             |
| R8                                       | 30 Ω, 1%, <sup>1</sup> / <sub>8</sub> W                                 |                                                                                                             |

<sup>&</sup>lt;sup>a</sup>Components for channel 1 and channel 2 are identical.



<sup>&</sup>lt;sup>b</sup>Either C9 or C12 are used, but not both.

### Package ET 28-Pin MLP/QFN





## **Dual LNB Supply and Control Voltage Regulator**

#### **Revision History**

| Revision | Revision Date     | Description of Revision                 |
|----------|-------------------|-----------------------------------------|
| Rev. 15  | February 15, 2012 | Updated Absolute Maximum Ratings        |
| Rev. 16  | January 4, 2018   | Updated product status to Last-Time Buy |
| Rev. 17  | January 14, 2019  | Updated product status to Discontinued  |
| Rev. 18  | January 20, 2020  | Minor editorial updates                 |

I<sup>2</sup>C<sup>TM</sup> is a trademark of Philips Semiconductors. DiSEqC<sup>TM</sup> is a trademark of Eutelsat S.A.

Copyright 2020, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website: www.allegromicro.com

