T-51-10-16 ## ADC76H ## 16-Bit ANALOG-TO-DIGITAL CONVERTER ### **FEATURES** - COMPACT DESIGN: 32-Pin Hermetic Side-Brazed Package - 16-BIT RESOLUTION - LINEARITY ERROR ±0.003% max (KH, BH) - NO MISSING CODES GUARANTEED FROM −25°C TO +85°C - 17µs CONVERSION TIME (16-Bit) - SERIAL AND PARALLEL OUTPUTS - LOW COST ## **DESCRIPTION** The ADC76 is a low cost, high quality, 16-bit successive approximation analog-to-digital converter. The ADC76 uses state-of-the-art laser-trimmed IC thin-film resistors and is packaged in a hermetic 32-pin dual-in-line package. The converter is complete with internal reference, short cycling capabilities, serial output, and thin-film scaling resistors, which allow selection of analog input ranges of $\pm 2.5$ V, $\pm 5$ V, $\pm 10$ V, 0 to $\pm 5$ V, 0 to $\pm 10$ V and 0 to $\pm 20$ V. It is specified for operation over two temperature ranges: 0°C to +70°C (J, K) and -25°C to +85°C (A, B). Data is available in parallel and serial form with corresponding clock and status output. All digital inputs and outputs are TTL-compatible. Power supply voltages are ±15VDC and +5VDC. International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Bivd. • Tucson, AZ 85706 Tel: (602) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** #### **ELECTRICAL** At +25°C and rated power supplies unless otherwise noted. | | ADC76J, K | | | ADC76A, B | | | | | |---------------------------------------|-----------------|-----------------------|--------------------|-------------------|--------------------------------------------------|------------|----------------|--| | MODEL | MIN TYP | | MAX | MIN TYP | | MAX | UNITS | | | RESOLUTION | | | 16 | | | • | BITS | | | ANALOG INPUTS | | | | | | | | | | Voltage Ranges: Bipolar | | ±2.5, ±5, ±10 | | <b>!</b> | • | | V | | | Unipolar | | 0 to +5, 0 to +10 | | | • | | V | | | Ť | | 0 to +20 | | | * | | | | | Impedance (Direct Input) | | | | 1 | | | | | | 0 to +5V, ±2.5V | | 2.5 | | | * | | kΩ | | | 0 to +10V, ±5.0V | | 5 | | | • | | kΩ | | | 0 to +20V, ±10V | | 10 | | | * | | kΩ | | | DIGITAL INPUTS(1) | | | | | | | | | | Convert Command | | Positive pulse 50ns w | ride (min) trailir | ng edge ("1" to " | '0" initiates convers | lon) | | | | Logic Loading | , | 1 | ` 1 ´ | | | • | TTL Load | | | TRANSFER CHARACTERISTICS | <del></del> | | | | | | | | | <del> </del> | | <del>T</del> | <del></del> | 1 | i · · · · · · · · · · · · · · · · · · · | | 1 | | | ACCURACY Gain Error <sup>(2)</sup> | | ±0.1 | ±0.2 | | | . * | % | | | | | 1 ' | ±0.2 | | | * | % of FSR® | | | Offset Error: Unipolar <sup>(2)</sup> | | ±0.05 | ±0.1<br>±0.2 | 1 | | | % of FSR | | | Bipolar <sup>(2)</sup> | | ±0.1 | ±0.2<br>±0.003 | 1 | İ | | % of FSR | | | Linearity Error: K, B<br>J, A | | | ±0.003 | | | • | % of FSR | | | Inherent Quantization Error | | ±1/2 | 10.000 | | | ļ | LSB | | | Differential Linearity Error | | ±0.003 | | | | | % of FSR | | | Noise (3o, p-p) | | ±0.003 | ±0.003 | | • | , | % of FSR | | | | | 10.001 | | <del> </del> | <del> </del> | | 1 | | | POWER SUPPLY SENSITIVITY | İ | 0.000 | | į | | | % of FSR/% | | | ±15VDC | | 0.003<br>0.001 | | | | | % of FSR/% | | | +5VDC | | 0.001 | | | <u></u> | ļ | 78 01 1 014 78 | | | CONVERSION TIME® | i | | | Í . | | | | | | 14 Bits | | | 15 | <b>}</b> | | | μs | | | 15 Bits | | | 16 | } | | [ | μs | | | 16 Bits | | | 17 | ļ | <u> </u> | | μs | | | WARM-UP TIME | 5 | | | * | | | Min | | | DRIFT | | | | | | | | | | Gain | ] | | ±15 | | | | ppm/°C | | | Offset: Unipolar | | ±2 | ±4 | | • | | ppm of FSR/ | | | Bipolar | 1 | | ±10 | I . | _ | | ppm of FSR/ | | | Linearity | | ±2 | ±3 | | • | • | ppm of FSR/ | | | No Missing Codes Temp Range | _ | · · | | | | | | | | J, A (13-bit) | 0 | | +70 | -25 | | +85 | °C<br>•C | | | K, B (14-bit) | 0 | | +70 | -25 | | +85 | 1 | | | OUTPUT DIGITAL DATA | 1 | | | | 1 | 1 | | | | (All codes complementary) | | | | | · | | | | | Parallel | | İ | | | | ļ | 1 | | | Output Codes(5): Unipolar | 1 | CSB | | 1 | | | | | | Bipolar | | COB, CTC(6) | | 1 | * | | <b>I</b> | | | Output Drive | | | 2 | | | | TTL Loads | | | Serial Data Code (NRZ) | 1 | CSB, COB | | | • | | 1 | | | Output Drive | i . | 1 - 648 - 3 - 2 | 2 | | 1 | _ | TTL Loads | | | Status | ا <sup>در</sup> | gic "1" during conver | | 1 | | | 1 471 1 22-2 | | | Status Output Drive | | | 2 | 1 | | | TTL Loads | | | Internal Clock: Clock Output Drive | | | 2 | 1 . | | | | | | Frequency <sup>(7)</sup> | 933 | <u> </u> | 1400 | <u> </u> | ļ | ļ | kHz | | | POWER SUPPLY REQUIREMENTS | | | | 1 | | İ | | | | Power Consumption | | 0.655 | | 1 | * | | ·W | | | Rated Voltage: Analog | ±11.4 | ±15 | ±16 | 1 * | · • | 1 * | VDC | | | Digital | +4.75 | +5 | +5.25 | | • | • | VDC | | | Supply Drain: +15VDC | 1 | +10 | +15 | | | 1 | mA | | | -15VDC | | -28 | -35 | 1 | 1 : | 1 : | mA | | | +5VDC | · | +17 | +20 | ļ | ļ <b>.</b> | ļ <u>.</u> | mA | | | TEMPERATURE RANGE | 1 | | ľ | | | | 1 | | | Specification | 0 | | +70 | 25 | 1 | +85 | •℃ | | | Storage | 55 | 1 | +125 | | I | | l °C | | <sup>\*</sup>Specification same as ADC76J, K. NOTES: (1) CMOS/TTL compatible, i.e., Logic "0" = 0.8V, max, Logic "1" = 2.0V, min for inputs. For digital outputs Logic "0" = 0.4V, max, Logic "1' = 2.4V, min. (2) Adjustment to zero. See "Optional External Gain and Offset Adjustment" section. (3) FSR means Full Scale Range. For example, unit connected for ±10V range has 20V FSR. (4) Conversion time may be shortened with "Short Cycle" set for lower resolution and with use of Clock Rate Control. See "Optional Conversion Time Adjustment" section. The Clock Rate Control (pin 23) should be connected to Digital Common for specified conversion time. Short Cycle (pin 32) should be left open for 16-bit resolution or connected to the n + 1 digital output for n-bit resolution. For example, connect Short Cycle to Bit 15 (pin 15) for 14-bit resolution. For resolutions than 16 bits, pin 32 should also be tied to +5V through a 2kΩ resistor. (5) See Table I. CSB—Complementary Straight Binary, COB—Complementary Offset Binary, CTC—Complementary Two's Complement. (6) CTC coding obtained by inverting MSB (pin 1). (7) Adjustable with Clock Rate Control from approximately 933kHz to 1.4MHz. See Figures 12 and 13 and Table III. #### **MECHANICAL** #### **ABSOLUTE MAXIMUM SPECIFICATIONS** | +V <sub>cc</sub> to Common | 0 to +16.5V | |---------------------------------|--------------| | -V <sub>cc</sub> to Common | 0V to -16.5V | | +V <sub>DD</sub> to Common | 0V to +7V | | Analog Common to Digital Common | ±0.5V | | Logic Inputs to Common | | | Maximum Power Dissipation | | | Lead Temperature (10s) | | | I | | #### **ORDERING INFORMATION\*** | Model | 1-24 | | 100-249 | | |------------------|----------|----------|---------|--| | ADC76JH (13-bit) | \$137,50 | \$125.40 | \$95.00 | | | ADC76KH (14-bit) | 158.60 | 142.60 | 115.30 | | | ADC76AH (13-bit) | 206.30 | 188.10 | 142.50 | | | ADC76BH (14-bit) | 237.80 | 213.90 | 173.00 | | <sup>\*</sup> USA OEM prices. #### PIN CONFIGURATION ## TYPICAL PERFORMANCE CURVES ## THEORY OF OPERATION The accuracy of a successive approximation A/D converter is described by the transfer function shown in Figure 1. All successive approximation A/D converters have an inherent Quantization Error of $\pm 1/2$ LSB. The remaining errors in the A/D converter are combinations of analog errors due to the linear circuitry, matching and tracking properties of the ladder and scaling networks, power supply rejection, and reference errors. In summary, these errors consist of initial errors including Gain, Offset, Linearity, Differential Linearity, and Power Supply Sensitivity. Initial Gain and Offset errors may be adjusted to zero. Gain drift over temperature rotates the line (Figure 1) about the zero or minus full scale point (all bits Off) and Offset drift shifts the line left or right over the operating temperature range. Linearity error is unadjustable and is the most meaningful indicator of A/D converter accuracy. Linearity error is the deviation of an actual bit transition from the ideal transition value at any level over the range of the A/D converter. A Differential Linearity error of $\pm 1/2$ LSB means that the width of each bit step over the range of the A/D converter is 1LSB, $\pm 1/2$ LSB. FIGURE 1. Input vs Output for an Ideal Bipolar A/D Converter. The ADC76 is also Monotonic, assuring that the output digital code either increases or remains the same for increasing analog input signals. Burr-Brown also guarantees that this converter will have no missing codes over a specified temperature range when short cycled for 14-bit operation #### TIMING CONSIDERATIONS The timing diagram in Figure 2 assumes an analog input such that the positive true digital word 1001 1000 1001 0110 exists. The output will be complementary as shown in Figure 2 (0110 0111 0110 1001 is the digital output). Figures 3 and 4 are timing diagrams showing the relationship of serial data to clock and valid data to status. #### **DIGITAL CODES** #### **Parallel Data** Two binary codes are available on the ADC76 parallel output: they are complementary (logic "0" is true) straight binary (CSB) for unipolar input signal ranges, and complementary offset binary (COB) for bipolar input signal ranges. Complementary two's complement (CTC) may be obtained by inverting the MSB (pin 1). Table I shows the LSB, transition values, and code definitions for each possible analog input signal range for 12-, 13and 14-bit resolutions. Figure 5 shows the connections for 14-bit resolution, parallel data output, with ±10V input. #### **Serial Data** Two straight binary (complementary) codes are available on the serial output line; they are CSB and COB. The serial data is available only during conversion and appears with MSB occurring first. The serial data is synchronous with the internal clock as shown in the timing diagrams of Figures 2 and 3. The LSB and transition values shown in Table I also apply to the serial data output except for the CTC code. FIGURE 2. ADC76 Timing Diagram. FIGURE 3. Timing Relationship of Serial Data to Clock. FIGURE 4. Timing Relationship of Valid Data to Status. | Binary (BIN)<br>Output | | INPUT VOLTAGE RANGE AND LSB VALUES | | | | | | | | |------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------------------|----------------------------------------|---------------------------------------------------------|-----------------------------------------------------|--|--| | Analog Input<br>Voltage Range | Defined As: | ±10V | ±5V | ±2,5V | 0 to +IOV | 0 to +5V | 0 to +20V | | | | Code<br>Designation | | COB <sup>(1)</sup><br>or CTC <sup>(2)</sup> | COB <sup>(1)</sup><br>or CTG <sup>(2)</sup> | COB <sup>(1)</sup><br>or CTC <sup>(2)</sup> | CSB <sup>(3)</sup> | ÇSB <sup>(3)</sup> | CSB <sup>(3)</sup> | | | | One Least<br>Significant<br>Bit (LSB) | FSR<br>2 <sup>n</sup><br>n = 12<br>n = 13<br>n = 14 | 20V<br>2°<br>4.88mV<br>2.44mV<br>1.22mV | 10V<br>2°<br>2.44mV<br>1.22mV<br>610μV | <u>5V</u><br>2 <sup>n</sup><br>1.22mV<br>610μV<br>305μV | 10V<br>2°<br>2,44mV<br>1,22mV<br>610µV | <u>5V</u><br>2 <sup>n</sup><br>1.22mV<br>610μV<br>305μV | 20V<br>2 <sup>n</sup><br>4.88mV<br>2.44mV<br>1.22mV | | | | Transition Values MSB LSB 000 000 <sup>(4)</sup> 011 111 111 110 | +Full Scale<br>Mid Scale<br>Full Scale | +10V-3/2LSB<br>0<br>-10V +1/2LSB | +5V-3/2LSB<br>0<br>-5V +1/2LSB | +2.5V-3/2LSB<br>0<br>-2.5V +1/2LSB | +10V-3/2LSB<br>+5V<br>0 +1/2LSB | +5V-3/2LSB<br>+2.5V<br>0 +1/2LSB | +20V-3/2LSE<br>+10V<br>0 +1/2LSB | | | NOTES: (1) COB = Complementary Offset Binary. (2) Complementary Two's Complement—obtained by inverting the most significant bit MSB (pin 1). (3) CSB = Complementary Straight Binary. (4) Voltages given are the nominal value for transition to the code specified. TABLE I. Input Voltages, Transition Values, LSB Values, and Code Definitions. FIGURE 5. ADC76 Connections for: ±10V Analog Input, 14-Bit Resolution (Short-Cycled), Parallel Data Output. # DISCUSSION OF SPECIFICATIONS The ADC76 is specified to meet critical performance criteria for a wide variety of applications. The most critical specifications for an A/D converter are linearity, drift, gain and offset errors, and conversion speed effects on accuracy. This ADC is factory-trimmed and tested for all critical key specifications. #### **GAIN AND OFFSET ERROR** Initial Gain and Offset errors are factory-trimmed to typically $\pm 0.1\%$ of FSR ( $\pm 0.05\%$ for unipolar offset) at 25°C. These errors may be trimmed to zero by connecting external trim potentiometers as shown in Figures 10 and 11. ### **POWER SUPPLY SENSITIVITY** Changes in the DC power supply voltages will affect accuracy. The ADC76 power supply sensitivity is specified at $\pm 0.003\%$ of FSR/%V<sub>s</sub> for the $\pm 15$ V supplies and $\pm 0.0015\%$ of FSR/%V<sub>s</sub> for the +5V supply. Normally, regulated power supplies with 1% or less ripple are recommended for use with this ADC. See Layout Precautions, Power Supply Decoupling, and Figure 7. #### LINEARITY ERROR Linearity error is not adjustable and is the most meaningful indicator of A/D converter accuracy. Linearity is the deviation of an actual bit transition from the ideal transition value at any level over the range of the A/D converter. #### **DIFFERENTIAL LINEARITY ERROR** \*Capacitor should be connected even if external gain adjust is not used. Differential linearity describes the step size between transition values. A differential linearity error of $\pm 0.003\%$ of FSR indicates that the size of any step may not vary from the ideal step size by more than 0.003% of Full Scale Range. #### **ACCURACY VERSUS SPEED** In successive approximation A/D converters, the conversion speed affects linearity and differential linearity errors. Conversion speed and its effect on linearity and differential linearity errors for the ADC76 are shown in Figure 6. FIGURE 6. Linearity and Differential Linearity Versus Conversion Time. # LAYOUT AND OPERATING INSTRUCTIONS #### LAYOUT PRECAUTIONS Analog and digital common are not connected internally in the ADC76, but should be connected together as close to the unit as possible, preferably to a large plane under the ADC. If these grounds must be run separately, use wide conductor pattern and a $0.01\mu F$ to $0.1\mu F$ nonpolarized bypass capacitor between analog and digital commons at the unit. Low impedance analog and digital common returns are essential for low noise performance. Coupling between analog inputs and digital lines should be minimized by careful layout. The comparator input (pin 27) is extremely sensitive to noise. Any connection to this point should be as short as possible and shielded by Analog Common or $\pm 15 VDC$ supply patterns. #### POWER SUPPLY DECOUPLING The power supplies should be bypassed with tantalum or electrolytic capacitors as shown in Figure 7 to obtain noise free operation. These capacitors should be located close to the ADC. FIGURE 7. Recommended Power Supply Decoupling. #### **INPUT SCALING** The analog input should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/D converter. Connect the input signal as shown in Table II. See Figure 8 for circuit details. | Input<br>Signal<br>Range | Output<br>Code | Connect<br>Pin 26<br>To Pin | Connect<br>Pin 24<br>To | Connect<br>Input<br>Signal<br>To Pin | | |--------------------------|----------------|-----------------------------|-------------------------|--------------------------------------|--| | ±10V | COB or CTC* | 27 | Input Signal | 24 | | | ±5V | COB or CTC* | 27 | Open | 25 | | | ±2.5V | COB or CTC* | 27 | Pin 27 | 25 | | | 0 to +5V | CSB | 22 | Pin 27 | 25 | | | 0 to +10V | CSB | 22 | Open | 25 | | | 0 to +20V | CSB | 22 | Input Signal | 24 | | <sup>\*</sup>Obtained by inverting MSB pin 1. TABLE II. ADC76 Input Scaling Connections. FIGURE 8. ADC76 Input Scaling Circuit. #### **OUTPUT DRIVE** Normally all ADC76 logic outputs will drive two standard TTL loads; however, if long digital lines must be driven, external logic buffers are recommended. #### INPUT IMPEDANCE The input signal to the ADC76 should be low impedance, such as the output of an op amp, to avoid any errors due to the relatively low input impedance of the ADC76. If this impedance is not low, a buffer amplifier should be added between the input signal and the direct input to the ADC76 as shown in Figure 9. FIGURE 9. Source Impedance Buffering. # OPTIONAL EXTERNAL GAIN AND OFFSET ADJUSTMENTS Gain and Offset errors may be trimmed to zero using external gain and offset trim potentiometers connected to the ADC as shown in Figures 10 and 11. Multiturn potentiometers with 100ppm/°C or better TCRs are recommended for minimum drift over temperature and time. These pots may be any value from $10k\Omega$ to $100k\Omega$ . All resistors should be 20% carbon or better. Pin 29 (Gain Adjust) and pin 27 (Offset Adjust) may be left open if no external adjustment is required; however, pin 29 should always be bypassed with $0.01\mu F$ to Analog Common. #### **ADJUSTMENT PROCEDURE** Offset—Connect the Offset potentiometer (make sure $R_1$ is as close to pin 27 as possible) as shown in Figure 10. Sweep the input through the end point transition voltage that should cause an output transition to all bits off ( $E_{\rm IN}$ Off), Figure 1. FIGURE 10. Two Methods of Connecting Optional Offset Adjust. FIGURE 11. Connecting Optional Gain Adjust. Adjust the Offset potentiometer Until the actual end point transition voltage occurs at $(E_{\rm IN}\ Off)$ . The ideal transition voltage values of the input are given in Table I. Gain—Connect the Gain adjust potentiometer as shown in Figure 11. Sweep the input through the end point transition voltage that should cause an output transition to all bits on $(E_{\rm IN}$ On). Adjust the Gain potentiometer until the actual end point transition voltage occurs at $(E_{\rm IN}$ On). Table I details the transition voltage levels required. #### **CONVERT COMMAND CONSIDERATIONS** Convert command resets the converter whenever taken high. This insures a valid conversion on the first conversion after power-up. Convert command must stay low during a conversion unless it is desired to reset the converter during a conversion. #### OPTIONAL CONVERSION TIME ADJUSTMENT The ADC76 may be operated with faster conversion times for resolutions less than 14 bits by connecting the Short Cycle (pin 32) as shown in Table III. Typical conversion times for the resolution and connections are indicated. | Resolution (Bits) | 16 | 15 | 14 | 13 | 12 | |-------------------------|------|--------|--------|--------|--------| | Connect Pin 32 to | Open | Pin 16 | Pin 15 | Pin 14 | Pin 13 | | Typical Conversion Time | 17µs | 16µs | 15µs | 13µs | 12µs | TABLE III. Short Cycle Connections for 12- to 16-Bit Resolutions. Clock Rate Control may be connected to an external multiturn trim potentiometer with a TCR of ±10ppm/°C or less as shown in Figure 12. The typical conversion time versus the Clock Rate Control voltage is shown in Figure 13. The effect of varying the conversion time and the resolution on Linearity Error and Differential Linearity Error is shown in Figure 6. FIGURE 12. Clock Rate Control, Optional Fine Adjust. FIGURE 13. Conversion Time vs Clock Rate Control Voltage.