

18-Bit, 1.25 Megapixels/Second CCD Image Converter



### FEATURES

- 1.25 MPPS
- Internal 18-bit resolution A/D
- Internal correlated doubler sampler (CDS)
- Resistor programmable gain adjustment from 0dB to 15.5dB
- 31uV RMS noise @ 1.25 MPPS
- Low-Profile 44 Pin SMT Quad Pak or 40 Pin TDIP
- Analog front end programmable bandwidth
- Extended temperature range –40°C to +125°C
- Low power, 645mW
- Low cost, functionally complete

### **PRODUCT OVERVIEW**

The ADCDS-1801 is an industry-leading, integrated solution for CCD Signal Processing. Housed in a small 1"x1" plastic package, this series of analog front-end imaging converters are designed specifically for the very high-resolution imaging applications.

The ADCDS-1801 incorporates a "user configurable" input amplifier, a correlated double sampler (CDS) and an 18-bit resolution sampling A/D converter in a single package, providing the user with a complete, high performance, low-cost, low-power, integrated solution.

The key to the ADCDS-1801's performance is a unique, high-speed, high-accuracy CDS circuit, which eliminates the effects of residual charge, charge injection and "kT/C" noise on the CCD's

output floating capacitor, producing a pixel data output signal. The ADCDS-1801 digitizes this resultant pixel data signal using a high-speed, low-noise sampling A/D converter.

The ADCDS-1801 requires only a Reference Hold command to acquire and hold the CCD reference level output and the rising edge of Start Convert pulse to initiate its conversion process. Additional features of the ADCDS-1801 include gain adjust, offset adjust, precision +2.048V reference, a user selectable OVDD supply voltage range of 2.5V to 3.3V, and a programmable analog bandwidth function.

This series is available in a small 44-pin SMT or thru-hole plastic package and also in the legacy 40-pin TDIP package.





#### **ABSOLUTE MAXIMUM RATINGS**

| Parameters       | Min. | Тур. | Max.     | Units |
|------------------|------|------|----------|-------|
| –5V Supply       | -6.5 | -    | +0.3     | Volts |
| +5V Supply       | -0.3 | -    | +6.5     | Volts |
| OVDD             | -0.3 | -    | +3.8     | Volts |
| Digital Input    | -0.3 | -    | Vdd+0.3V | Volts |
| Analog Input     | -6   | -    | +6       | Volts |
| Lead Temperature | -    | -    | 300      | °C    |

#### **FUNCTIONAL SPECIFICATIONS**

The following specifications apply over the operating temperature range, under the following conditions: +5VA = +5V, OVDD = 3.3V, -5VA = -5V, sample rate = 1.25 MHz.

| Analog Input                                                                                                                                            | Min.                       | Тур.                    | Max.                                  | Units                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------|---------------------------------------|----------------------------------------------|
| Input Voltage Range (Reference<br>Signal - Pixel data Signal)<br>Gain of 5.99 (INV-IN to GND)<br>Gain of 1 (INV-IN Open)                                | -                          |                         | 0.342<br>2.048                        | V p-p<br>V p-p                               |
| Input Resistance                                                                                                                                        | -                          | 5000                    | _                                     | Ohms                                         |
| Input Capacitance                                                                                                                                       | -                          | 22                      | -                                     | pF                                           |
| Digital Inputs                                                                                                                                          |                            |                         |                                       |                                              |
| Logic Levels<br>Logic 1 A0, A1<br>Logic 0 A0, A1<br>Logic 1 (REF HLD, START CON)<br>Logic 0 (REF HLD, START CON)<br>Logic Loading<br>Logic 1<br>Logic 0 | 4.5<br>_<br>+2.4<br>_<br>_ |                         | 5.5<br>0.4<br>-<br>+0.8<br>+10<br>-10 | Volts<br>Volts<br>Volts<br>Volts<br>uA<br>uA |
| Digital Outputs                                                                                                                                         |                            |                         |                                       |                                              |
| <b>Logic Levels</b><br>Logic 1 (0.5mA)<br>Logic 0 (0.5mA)                                                                                               | 2.8<br>_                   | 3.0<br>-                | 3.3<br>+0.4                           | Volts<br>Volts                               |
| Logic Levels<br>Logic 1 (0.5mA)<br>Logic 0 (0.5mA)                                                                                                      | 4.5<br>-                   | 5.0<br>-                | +0.4                                  | Volts<br>Volts                               |
| Linearity                                                                                                                                               |                            |                         |                                       |                                              |
| Differential Nonlinearity<br>(Histogram, 98kHz)<br>+25°C<br>0 to 70°C<br>-40 to +125°C                                                                  | -1<br>-1<br>-1             | ±0.75<br>±0.75<br>±0.85 | +2<br>+2<br>+3                        | LSB<br>LSB<br>LSB                            |
| Integral Nonlinearity<br>+25°C<br>0 to 70°C<br>-40 to +125°C                                                                                            | 3<br>3<br>3.5              | ±2<br>±2<br>±2          | +3<br>+3<br>+3.5                      | LSB<br>LSB<br>LSB                            |
| Offset/Gain                                                                                                                                             | Min.                       | Тур.                    | Max.                                  | Units                                        |
| <b>Offset Error</b> Gain = 1<br>+25°C<br>0 to 70°C<br>-40 to +125°C                                                                                     | -<br>-<br>-                | 0.5<br>0.5<br>0.5       | 1<br>1<br>1.5                         | %FSR<br>%FSR<br>%FSR                         |

### 18-Bit, 1.25 Megapixels/Second CCD Image Converter

| Noise                                                                      | A1           | A0    | Min. | Тур.        | Max. | Units             |
|----------------------------------------------------------------------------|--------------|-------|------|-------------|------|-------------------|
| <b>DC Noise</b> Gain = 1 (INV-IN = NC) ①<br>Start Convert Rate<br>1.25 MHz | LO           | LO    |      | 4<br>31     |      | LSB RMS<br>uV RMS |
| 1.0 MHz                                                                    | LO           | н     |      | 3.4<br>27   |      | LSB RMS<br>uV RMS |
| 750 kHz                                                                    | н            | LO    |      | 3.2<br>25   |      | LSB RMS<br>uV RMS |
| 500 kHz                                                                    | н            | н     |      | 3<br>23     |      | LSB RMS<br>uV RMS |
| <b>DC Noise</b> Gain = 5.99 (INV-IN = GND)                                 | D            |       |      |             |      |                   |
| Start Convert Rate<br>1.25 MHz                                             | LO           | LO    |      | 5.4<br>42.6 |      | LSB RMS<br>uV RMS |
| 1.0 MHz                                                                    | LO           | н     |      | 4.3<br>33.7 |      | LSB RMS<br>uV RMS |
| 750 kHz                                                                    | н            | LO    |      | 3.7<br>29   |      | LSB RMS<br>uV RMS |
| 500 kHz                                                                    | н            | н     |      | 3.4<br>26.8 |      | LSB RMS<br>uV RMS |
| Gain Error Gain = 1                                                        |              |       |      |             |      |                   |
| +25°C<br>0 to 70°C                                                         | _            | 0.5   |      | 1           | 9    | 6FSR<br>6FSR      |
| -40 to +125°C                                                              | -            | 0.5   |      | 1.5         | 9    | 6FSR              |
| Bandwidth                                                                  | Min.         | Тур.  | N    | /lax.       | l    | Units             |
| Input Amplifier –3db BW (5)                                                | 13.5         | -     |      | -           |      | MHz               |
| Input Common Mode Voltage<br>Output Voltage Swing                          | -3.5<br>-2.5 | -     |      | 3.5<br>2.5  |      | V<br>V            |
| Reference                                                                  | Min.         | Тур.  | Ν    | lax.        |      | Units             |
| Reference Voltage +25°C                                                    | 2.033        | 2.048 | 2    | .063        |      | V                 |
| Reference Voltage 0 to +70°C                                               | 2.033        | 2.048 | 2    | .063        |      | v                 |
| Reference Voltage -40 to +125°C                                            | 2.033        | 2.048 | 2    | .063        |      | v                 |
| Reference Current                                                          | -            |       |      | 0.2         |      | mA                |
| Signal Timing <sup>②</sup>                                                 |              |       |      | · · ·       |      |                   |
| Conversion Rate (-40 to 125°C)                                             | 0.001        | _     | 1    | .25         |      | MHz               |
| Conversion Time                                                            | 800          | -     |      | -           | I    | nSec              |
| Start Convert Pulse Width                                                  | 20           | 50    | -    | 140         |      | nSec              |



| Power Requirements          |                                         |        |            |                |
|-----------------------------|-----------------------------------------|--------|------------|----------------|
| Power Supply Range          |                                         |        |            |                |
| +5V Supply                  | +4.75                                   | +5.0   | +5.25      | Volts          |
| –5V Supply                  | -4.75                                   | -5.0   | -5.25      | Volts          |
| +5VD Supply ④               | +4.75                                   | +5.0   | +5.25      | Volts          |
| OVDD Supply ④               | +2.3                                    | +3.3   | +3.6       | Volts          |
| Power Supply Currents       |                                         |        |            |                |
| +5V Supply                  | -                                       | +78    | +83        | mA             |
| –5V Supply                  | -                                       | -47    | -52        | mA             |
| OVDD Supply                 |                                         | +10    | +12        | mA             |
| Power Dissipation           | -                                       | 645    | 680        | mW             |
| Power Supply Rejection      |                                         |        |            |                |
| (5%) @25°C                  | -                                       | ±0.01  | ±0.03      | %FSR/%V        |
| Environmental               |                                         |        |            |                |
| Operating Temperature Range |                                         |        |            |                |
| ADCDS-1801 /-C/LC/LC-C      | 0                                       | -      | +70        | °C             |
| ADCDS-1801EX/EX-C/LEX/LEX-C | -40                                     | -      | +125       | °C             |
| Storage Temperature         | -65                                     | -      | +150       | °C             |
| Package Type                |                                         |        |            |                |
| 40-Pin TDIP,                |                                         | 2.24"× | 1.27" - FR | 4 PCB          |
| 44-Pin Quad Pak             | 0.99"x 0.99"×0.29 LCP Package - FR4 PCB |        |            | kage - FR4 PCB |
| Pin Type                    |                                         |        |            |                |
| 40-Pin TDIP,                | .020 diameter, Bronze, Au/Ni plate      |        |            |                |
| 44-Pin Quad Pak             | .025 diameter, Brass Au/Ni plate        |        |            |                |
| Cover TDIP Package          | Tin Plate Steel                         |        |            |                |

① See Table 3.

② See Timing Specs, Table 2.

3 See Technical Note: Optimal Performance.

④ +5VD TDIP PKG, OVDD Quad-Pak

⑤ A0, A1 = L0

#### **TECHNICAL NOTES**

 Obtaining fully specified performance from the ADCDS-1801 requires careful attention to pc-board layout and power supply decoupling. The device's analog and digital grounds are connected to each other internally. Depending on the level of digital switching noise in the overall CCD system, the performance of the ADCDS-1801 may be improved by connecting all ground pins to a large analog ground plane beneath the package.

### 18-Bit, 1.25 Megapixels/Second CCD Image Converter

- Bypass all power supplies to ground with a 4.7µf ceramic capacitor in parallel with a 0.1µf ceramic capacitor. Locate the capacitors as close to the package as possible.
- 3. Offset adjustment resistor (Figure 3), Rext (Figure 2b, 2c, & 2f), and Rext\_1 & Rext\_2 (Figure 2d) should be placed as close to the ADCDS-1801 as possible.
- 4. A0 and A1 (INV-IN = NC) should be bypassed with  $0.1\mu f$  capacitors to ground to reduce susceptibility to noise.

#### ADCDS-1801 MODES OF OPERATION

The input amplifier stage of the ADCDS-1801 provides the designer with a tremendous amount of flexibility. The architecture of the ADCDS-1801 allows its input-amplifier to be configured in any of the following configurations:

- Direct Mode (AC coupled)
- Non-Inverting Mode
- Inverting Mode

When applying inputs that are less than 2.048Vp-p, a coarse gain adjustment (applying an external resistor to Inverting Input) must be performed to ensure that the full scale pixel data input signal (saturated signal) produces 2.048Vp-p signal at the input-amplifier's output ( $V_{OUT}$ ) (See figure 2b & 2C).

In all three modes of operation, the pixel data portion of the signal at the CDS input (i.e. input-amplifier's  $V_{0UT}$ ) must be more negative than its associated reference level and  $V_{0UT}$  should not exceed 2.048Vdc.

The ADCDS-1801 achieves its specified accuracies without the need for external calibration. If required, the device's small initial offset error can be reduced to zero using the OFFSET ADJUST feature (See figure 3). For fine gain adjustment model, contact the factory.

#### **DIRECT MODE (AC COUPLED)**

This is the most common input configuration as it allows the ADCDS-1801 to interface directly to the output of the CCD with a minimum amount of analog "front-end" circuitry. This mode of operation is used with full-scale pixel data input signals from 0.342Vp-p to 2.048Vp-p.

Figure 2a. describes the configuration for applications using a pixel data input signal with a maximum amplitude of 0.342Vp-p. In this case the input amplifier is configured for the maximum gain of 5.99 ( $V_{OUT} = 1+(499/100)$ ). All input resistors having a 0.1% tolerance.

Figure 2b. describes the configuration for applications using a pixel data input signal with an amplitude greater than 0.342Vp-p and less than 2.048Vp-p. Using a single external series resistor, the coarse gain of the ADCDS-1801 can be set. The coarse gain of the input amplifier can be determined fron the following equation:  $V_{0T} = 2.048Vp-p = V_{IN}^*$  (1+(499/(100+Rext))) (all internal resistors having a 0.1% tolerance).





#### Non-Inverting Mode

The non-inverting mode of the ADCDS-1801 allows the designer to either attenuate or add non-inverting gain to the pixel data input signal. This configuration also allows bypassing the ADCDS-1801's internal coupling capacitor, allowing the user to provide an external capacitor of appropriate value.

Figure 2c. describes the typical configuration for applications using pixel data input signals with amplitudes greater than 0.342Vp-p and less than 2.048Vp-p. Using a single external series resistor, the coarse gain of the ADCDS-1801 can be set. The coarse gain of the circuit can be determined from the following equation:

 $V_{0UT} = 2.048Vp-p = V_{N}^{*}(1+(499/(100+Rext))),$ with all internal resistors having a 0.1% tolerance.

Figure 2d. describes the typical configuration for applications using a pixel data input signal whose amplitude is greater than 2.048Vp-p. Using a single external series resistor (Rext 1) in conjunction with the internal 5K (1%) resistor to ground, an attenuation of the input signal can be achieved. The coarse gain of this circuit can be determined from the following equation:

 $V_{0UT} = 2.048Vp-p = [V_N^*(5000/(Rext1+5000))]^* [1+(499/(100+Rext2))],$ with all internal resistors having a 0.1% tolerance.

#### **Inverting Mode**

The inverting mode of operation can be used in applications where the analog input to the ADCDS-1801 has a pixel data input signal whose amplitude is more positive than its associated reference level. The ADCDS-1801's correlated double sampler (i.e. input amplifier's Vout) requires that the pixel data signal's amplitude be more negative than its reference level at all times (see timing diagram for details). Using the



Figure 2d. Non-inverting Mode



Figure 2e. Inverting Mode

18-Bit, 1.25 Megapixels/Second CCD Image Converter

ADCDS-1801 in the inverting mode allows the designer to perform an additional signal inversion to correct for any analog "front end" preprocessing that may have occurred prior to the ADCDS-1801.

Figure 2e. describes the typical configuration for applications using a pixel data input signal with a maximum amplitude of 0.342Vp-p. The coarse gain of this circuit can be determined from the following equation:

 $V_{OUT} = 2.048 Vp-p = -V_{N}^*(499/100),$ with all internal resistors having a 0.1% tolerance.

Figure 2f. describes the typical configuration used in applications needing to invert pixel data input signals whose amplitude is greater than 0.342Vp-p. Using a single external series resistor, the initial gain of the ADCDS-1801 can be set. The coarse gain of this circuit can be determined from the following equation:

 $V_{0UT} = 2.048Vp-p = -V_N*(499/100+Rext)$ , with all internal resistors having a 0.1% tolerance.

#### **Offset Adjustment**

Manual offset adjustment for the ADCDS-1801 can be accomplished using the adjustment circuit shown in Figure 3. A software controlled D/A converter can be substituted for the  $20K\Omega$  potentiometer. The offset adjustment feature allows the user to adjust the Offset/Dark Current level of the ADCDS-1801 until the output bits are 00 0000 0000 0000 0000 and the LSB flickers between 0 and 1. The ADCDS-1801's offset adjustment is dependent on the value of the external series resistor used in the offset adjust circuit (Figure 3) and the gain of the input-amplifier.

It should be noted that with increasing amounts of offset adjustment (smaller values of external series resistors), the ADCDS-1801 becomes more susceptible to power supply noise or voltage variations seen at the wiper of the offset potentiometer.



Figure 2f. Inverting Mode



Figure 3. Offset Adjustment Circuit



### Fine Gain Adjustment

For fine gain adjustment model, contact the factory.

#### **Output Coding**

The ADCDS-1801's output coding is Straight Binary as indicated in Table 1. The table shows the relationship between the output data coding and the difference between the reference signal voltage and its corresponding pixel data signal voltage.

#### **Table 1. Output Coding**

| Reference – Pixel Data<br>(V) | Scale            | Digital Output         |
|-------------------------------|------------------|------------------------|
| >+2.048                       | >Full Scale      | 11 1111 1111 1111 1111 |
| 2.048                         | Full Scale -1LSB | 11 1111 1111 1111 1110 |
| 1.536                         | 3/4FS            | 11 1111 0000 0000 0000 |
| 1.024                         | 1/2FS            | 10 0000 0000 0000 0000 |
| 0.512                         | 1/4FS            | 01 0000 0000 0000 0000 |
| 0.256                         | 1/8FS            | 00 1000 1000 0000 0000 |
| 0.00003125                    | 1LSB             | 00 0000 0000 0000 0001 |
| 0                             | 0                | 00 0000 0000 0000 0000 |
| <0                            | <0               | 00 0000 0000 0000 0000 |

1 Resultant signal from internal CDS (Input to A/D). Assumes Input Amplifier gain set properly. See "Modes of Operation" section.

② The pixel data portion of the differential signal must be more negative than its associated reference level and Vour should not exceed +2.048V DC.

#### **Optimal Performance**

Disturbances to the system while the A/D is undergoing a conversion can result in degradation of performance. It is therefore recommended that both digital and analog signals (including the Reference/Pixel data inputs to the ADCDS) not be allowed to switch during a time window of 150ns to 300ns following the rising edge of the Start Convert command when operating in the 0°C to 70°C temperature range, and from 140ns to 320ns for the extended temperature range. See timing Figure 7 "A/D Critical Conversion Window."

18-Bit, 1.25 Megapixels/Second CCD Image Converter

The max conversion rate of 1.25MHz for the ADCDS-1801 is dictated by the settling time of the input circuitry and the conversion time requirement of the A/D converter. e possible to increase the ADCDS-1801 conversion rate up to 3MHz.

**Note:** If the time between conversions exceeds 1ms (e.g., during power-up) the first conversion must be ignored.



Figure 6A. ADCDS-1801 TDIP Pkg Connection Diagram



18-Bit, 1.25 Megapixels/Second CCD Image Converter



Figure 6B. ADCDS-1801L Quad Pak Connection Diagram



#### **Programmable Analog Bandwidth Function**

When interfacing to CCD arrays with very high-speed "read-out" rates, the ADCDS-1801's input stage must have sufficient analog bandwidth to accurately reproduce the output signals of the CCD array. The amount of analog bandwidth determines how quickly and accurately the "Reference Hold" and the "CDS output" signals will settle<sup>(3)</sup>. If only a single analog bandwidth was offered, the ADCDS-1801's bandwidth would be set to acquire and digitize CCD output signals to 18-bit accuracy, at the maximum conversion rate of 1.25MHz (800ns see Figure 8 for details). Applications not requiring the maximum conversion rate would be forced to use the full analog bandwidth at the possible expense of noise performance.

#### Table 2. Timing Specification ③

| Parameters                        | Symbol3 | Min. | Тур. | Max. | Units |
|-----------------------------------|---------|------|------|------|-------|
| 1.25 MHz Conversion               |         |      |      |      |       |
| Conversion Time                   | T1      | -    | 800  | 3    | ns    |
| A0                                |         | -    | L0   | -    |       |
| A1                                |         | -    | L0   | -    |       |
| Reference Acquisition Time        | T2      | -    | 380  | -    | ns    |
| Pixel Data Settling Time          | T3      | -    | 350  | -    | ns    |
| Start Convert                     | T4      | 20   | 50   | 140  |       |
| 1.0 MHz Conversion                |         |      |      |      |       |
| Conversion Time                   | T1      | -    | 1000 | -    | ns    |
| A0                                |         | -    | HI   | -    |       |
| A1                                |         | -    | L0   | -    |       |
| <b>Reference Acquisition Time</b> | T2      | -    | 490  | -    | ns    |
| Pixel Data Settling Time          | T3      | -    | 440  | -    | ns    |
| Start Convert                     | T4      | 20   | 50   | 140  |       |
| 750 kHz Conversion                |         |      |      |      |       |
| Conversion Time                   | T1      | -    | 1333 | -    | ns    |
| AO                                |         | -    | LO   | -    |       |
| A1                                |         | -    | HI   | -    |       |
| <b>Reference Acquisition Time</b> | T2      | -    | 630  | -    | ns    |
| Pixel Data Settling Time          | T3      | -    | 630  | -    | ns    |
| Start Convert                     | T4      | 20   | 50   | 140  |       |
| 500 kHz Conversion                |         |      |      |      |       |
| Conversion Time                   | T1      | -    | 2000 | -    | ns    |
| AO                                |         | -    | HI   | -    |       |
| A1                                |         | -    | HI   | -    |       |
| <b>Reference Acquisition Time</b> | T2      | -    | 680  | -    | ns    |
| Pixel Data Settling Time          | T3      | _    | 680  | -    | ns    |
| Start Convert                     | T4      | 20   | 50   | 140  |       |

③ See timing figures 7 and 8.

### 18-Bit, 1.25 Megapixels/Second CCD Image Converter

The ADCDS-1801 avoids this situation by offering a fully programmable analog bandwidth function. The ADCDS-1801 allows the user to "bandwidth limit" the input stage in order to realize the highest level of noise performance for the application being considered. Table 2 describes recommendations in selecting the appropriate reference hold (Reference Aquisition Time) and CDS output (Pixel Data Settling Time) needed for a particular application. Each of the selections listed in the Noise section of Functional Specifications have been optimized to provide only enough analog bandwidth to acquire a full scale input step (Vsat), to 18-bit accuracy, in a single conversion. Increasing the analog bandwidth (using a faster settling and acquisition time) would only serve to potentially increase the amount of noise at the ADCDS-1801's output. The ADCDS-1801 uses a two bit digital word to select four different analog bandwidths for the ADCDS-1801's input stage (See Table 2 for details). Functional Specifications show typical RMS noise for given bandwidth and gain settings.



### 18-Bit, 1.25 Megapixels/Second CCD Image Converter

#### Timing

The ADCDS-1801 requires two independently operated signals to accurately digitize the analog output signal from the CCD array.

- Reference Hold
- Start Convert

The "Reference Hold" signal controls the operation of the internal correlated double sampler (CDS) circuit. A logic "1" capture the value of the CCD's reference signal. The Reference Hold Signal allows the user to control the exact moment when the internal CDS is placed into the "hold" mode. For optimal performance the internal CDS should be placed into the "hold" mode once the reference signal has fully settled from all switching transients to the desired accuracy (b).

Once the reference signal has been "held" and the pixel data portion of the CCD's analog output signal appears at the ADCDS-1801's input, the internal correlated double sampler produces a "CDS Output" signal (see Figure 8.) which is the difference between the "held" reference level and its associated pixel data level (Reference-Pixel Data). When the "CDS Output" signal has settled to the desired accuracy (ts), the A/D conversion process can be initiated with the rising edge of the Start Convert signal.

Once the A/D conversion has been initiated, the Reference Hold can be placed back into the "Acquisition" mode in order to begin aquiring the next reference level. For optimal performance the ADCDS-1801's should be placed back into the "Aquisition" mode (Reference Hold to logic "0") during the CCD's "Reference Quiet Time" ("Reference Quiet Time" is defined as the period when the CCD's reference signal has settled from all switching transients to the desired accuracy (see Figure 7.) Placing the sample-hold back into the "aquisition" mode during the "Reference Quiet Time" prevents the ADCDS-1801's internal amplifiers from unnecessarily tracking (reproducing) the reset feedthrough glitch that occurs during the CCD's reset to reference transition.

Disturbances to the system while the A/D is undergoing a conversion can result in degradation of performance. It is therefore recommended that both digital and analog signals (including the Reference/Pixel data inputs to the ADCDS) not be allowed to switch during a time window of 150ns to 300ns following the rising edge of the Start Convert command when operating in the 0°C to 70°C temperature range, and from 140ns to 320ns for the extended temperature range. See timing Figure 7 "A/D Critical Conversion Window."

**Note:** If the time between conversions exceeds 1ms (e.g., during power-up) the first conversion must be ignored.



Figure 7. Reference Hold Timing



### 18-Bit, 1.25 Megapixels/Second CCD Image Converter



\* Output Data guaranteed to be valid a minimum of 20ns after falling edge of DATA VALID.

++ CDS Output captured by S/H at rising edge of Start Convert.

#### Figure 8. ADCDS-1801 Timing Diagram







More

18-Bit, 1.25 Megapixels/Second CCD Image Converter

1.25 MHz Rate Gain =6 A0 = LO, A1= LO

#### ADCDS-1801 Grounded Input Histogram – 1.25 MHz Rate



1.25 MHz Rate Gain =1 A0 = LO, A1= LO

4.02 LSB RMS 31.4 uV RMS

Output Code

ADCDS-1801 Grounded Input Histogram - 1.0 MHz Rate









18-Bit, 1.25 Megapixels/Second CCD Image Converter

#### ADCDS-1801 Grounded Input Histogram – 750 kHz Rate



#### 750 kHz Rate Gain =1 A0 = LO, A1= HI 3.25 LSB RMS 25.4 uV RMS



### 750 kHz Rate Gain =6 A0 = LO, A1= HI 3.70 LSB RMS 28.9 uV RMS

ADCDS-1801 Grounded Input Histogram – 500 MHz Rate



500 kHz Rate Gain =1 A0 = HI, A1= HI

500 kHz Rate Gain =6 A0 =HI, A1= HI 3.44 LSB RMS 26.8 uV RMS





### 18-Bit, 1.25 Megapixels/Second CCD Image Converter

#### MECHANICAL DIMENSIONS inches (mm) / PACKAGE PINOUT

#### ADCDS-1801 TDIP Package



| PIN | FUNCTION            | PIN | FUNCTION       |
|-----|---------------------|-----|----------------|
| 1   | NO CONNECTION       | 40  | No Connection  |
| 2   | Offset Adj          | 39  | No Connection  |
| 3   | Direct Input        | 38  | -5VA           |
| 4   | Inverting Input     | 37  | Analog GND     |
| 5   | Non-Inverting Input | 36  | +5VA           |
| 6   | +2.048V Ref Output  | 35  | Analog GND     |
| 7   | Analog GND          | 34  | +5VD           |
| 8   | Bit 16              | 33  | Digital GND    |
| 9   | Bit 15              | 32  | Digital GND    |
| 10  | Bit 14              | 31  | A1             |
| 11  | Bit 13              | 30  | AO             |
| 12  | Bit 12              | 29  | BIT 18 (LSB)   |
| 13  | Bit 11              | 28  | BIT 17         |
| 14  | Bit 10              | 27  | Data Valid     |
| 15  | Bit 9               | 26  | Reference Hold |
| 16  | Bit 8               | 25  | Start Convert  |
| 17  | Bit 7               | 24  | No Connection  |
| 18  | Bit 6               | 23  | Bit 1 (MSB)    |
| 19  | Bit 5               | 22  | Bit 2          |
| 20  | Bit 4               | 21  | Bit 3          |

#### ADCDS-1801L 44-Pin Quad-Pak





18-Bit, 1.25 Megapixels/Second CCD Image Converter

INPUT/OUTPUT CONNECTIONS— ADCDS-1801 44-Pin Quad Pak

#### RECOMMENDED FOOTPRINT—ADCDS-1801LC/LEX-C 44-Pin Quad Pak



| 4" TYF |
|--------|
| _      |
|        |
|        |
|        |

RECOMMENDED PAD AND PASTE DIMENSIONS

### **ORDERING INFORMATION**

| MODEL NUMBER    | OPERATING TEMP. RANGE | PACKAGE      | ROHS     |
|-----------------|-----------------------|--------------|----------|
| ADCDS-1801LC    | 0 to +70°C            | SMT Quad PAK | Non-RoHS |
| ADCDS-1801LC-C  | 0 to +70°C            | SMT Quad PAK | RoHS     |
| ADCDS-1801LEX   | -40 to +125°C         | SMT Quad PAK | Non-RoHS |
| ADCDS-1801LEX-C | -40 to +125°C         | SMT Quad PAK | RoHS     |
| ADCDS-1801      | 0 to +70°C            | TDIP         | Non-RoHS |
| ADCDS-1801-C    | 0 to +70°C            | TDIP         | RoHS     |
| ADCDS-1801EX    | -40 to +125°C         | TDIP         | Non-RoHS |
| ADCDS-1801EX-C  | -40 to +125°C         | TDIP         | RoHS     |



18-Bit, 1.25 Megapixels/Second CCD Image Converter

EVALUATION BOARD

ASSEMBLY



TOP VIEW



BOTTOM VIEW

#### BOM

| Rev. | Title                                                        | QPA | Ref Des                                               |
|------|--------------------------------------------------------------|-----|-------------------------------------------------------|
| 1    | ADCDS-B1801L-C/ADCDS-B1603L-C EVAL BD ASSY DWG               |     |                                                       |
| 1    | ADCDS-B1801L-C/ADCDS-B1603L-C EVAL BD SCH DWG                |     |                                                       |
| 1    | PCB ADCDS-B1801L-C/ADCDS-B1603L-C EVALUATION BOARD           | 1   |                                                       |
| N/A  | IC LIN TO220 NEG VOLT REG 15V 7905C                          | 1   | U3                                                    |
| N/A  | IC ANA SMT VREG ADJ SINGLE 317 19.1V 4% DPAK INDUSTRIAL 125C | 1   | U4                                                    |
| N/A  | CAP SMT NON POL CERAMIC X7R 0.1UF 50V 10% 0603 STANDARD      | 9   | C1, C2, C3, C4, C5, C6, C21, C22, C23                 |
| N/A  | CAP SMT NON POL CERAMIC X7R 2.2UF 25V 10% 0805 STANDARD      | 11  | C10, C11, C12, C13, C14, C15, C16, C17, C18, C19, C20 |
| N/A  | RES SMT FXD THICK FILM STANDARD 402R 1% 0603 100MW           | 1   | R3                                                    |
| N/A  | RES SMT FXD THICK FILM STANDARD 5.11K 1% 0603 100MW          | 1   | R1                                                    |
| N/A  | RES SMT FXD THIN FILM STANDARD 249R 0.5% 0603 100MW          | 1   | R2                                                    |
| N/A  | CON OTHER JUMPER 0.1IN 3A                                    | 6   | J3, J4, J5, J6, J7, J8                                |
| N/A  | CON PTH CONTACT PIN PRESSFIT 3A 0.04IN                       | 18  | USE W/J3, J4, J5, J6, J7, J8                          |
| N/A  | CON PTH COAX BNC PCB RECEPT ODEG                             | 3   |                                                       |
| N/A  | ENGLISH STANDOFF HEX ALUMINIUM 4-40 0.5IN                    | 4   |                                                       |
| N/A  | SCREW MACHINE CARB STEEL PAN HD PHILLIPS #4-40 X .250 LONG   | 4   |                                                       |





18-Bit, 1.25 Megapixels/Second CCD Image Converter



DATEL is a registered trademark of DATEL, Inc. 11 Cabot Boulevard, Suite 200 Mansfield, MA 02048 USA

DATEL Inc. makes no representation that the use of its products in the circuits described herein, or the use of other technical information contained herein, will not infringe upon existing or future patent rights. The descriptions contained herein do not imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without notice.

ITAR and ISO 9001-2008 REGISTERED

www.datel.com • e-mail: help@datel.com