

SBAS504A - MARCH 2011 - REVISED JULY 2012

# **TOUCH SCREEN CONTROLLER**

Check for Samples: ADS7843-Q1

### FEATURES

- Qualified for Automotive Applications
- Ratiometric Conversion
- Single Supply: 2.7V to 5V
- Up to 125kHz Conversion Rate
- Serial Interface
- Programmable 8- or 12-Bit Resolution
- 2 Auxiliary Analog Inputs
- Full Power-Down Control

### **APPLICATIONS**

- Personal Digital Assistants
- Portable Instruments
- Point-of-Sales Terminals
- Pagers
- Touch Screen Monitors

### DESCRIPTION

The ADS7843-Q1 is a 12-bit sampling Analog-to-Digital Converter (ADC) with a synchronous serial interface and low on-resistance switches for driving touch screens. Typical power dissipation is 750µW at a 125kHz throughput rate and a +2.7V supply. The reference voltage ( $V_{REF}$ ) can be varied between 1V and + $V_{CC}$ , providing a corresponding input voltage range of 0V to  $V_{REF}$ . The device includes a shutdown mode which reduces typical power dissipation to under 0.5µW. The ADS7843-Q1 is specified down to 2.7V operation.

Low power, high speed, and onboard switches make the ADS7843-Q1 ideal for battery-operated systems such as personal digital assistants with resistive touch screens and other portable equipment. The ADS7843-Q1 is available in an SSOP-16 package and is specified over the -40°C to +85°C temperature range.



#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------------------|---------------|-----------------------|------------------|--|
| -40°C to 85°C  | SSOP-16 – DBQ          | Tape and reel | ADS7843IDBQRQ1        | S7843Q           |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## ADS7843-Q1



#### SBAS504A-MARCH 2011-REVISED JULY 2012

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. **PIN DESCRIPTIONS (continued)** 



#### **PIN DESCRIPTIONS**

| P   | IN   | DESCRIPTION                             |  |  |  |  |  |
|-----|------|-----------------------------------------|--|--|--|--|--|
| NO. | NAME | DESCRIPTION                             |  |  |  |  |  |
| 1   | +VCC | Power Supply, 2.7V to 5V.               |  |  |  |  |  |
| 2   | X+   | X+ Position Input. ADC input Channel 1. |  |  |  |  |  |
| 3   | Y+   | Y+ Position Input. ADC input Channel 2. |  |  |  |  |  |
| 4   | Х-   | X– Position Input                       |  |  |  |  |  |

| Р   | IN         | DESCRIPTION                                                                                                      |
|-----|------------|------------------------------------------------------------------------------------------------------------------|
| NO. | NAME       | DESCRIPTION                                                                                                      |
| 5   | Y–         | Y– Position Input                                                                                                |
| 6   | GND        | Ground                                                                                                           |
| 7   | IN3        | Auxiliary Input 1. ADC input Channel 3.                                                                          |
| 8   | IN4        | Auxiliary Input 2. ADC input Channel 4.                                                                          |
| 9   | VREF       | Voltage Reference Input                                                                                          |
| 10  | +VCC       | Power Supply, 2.7V to 5V.                                                                                        |
| 11  | PENIR<br>Q | Pen Interrupt. Open anode output (requires $10k\Omega$ to $100k\Omega$ pull-up resistor externally).             |
| 12  | DOUT       | 1Serial Data Output. Data is shifted on the falling edge of DCLK. This output is high impedance when CS is HIGH. |
| 13  | BUSY       | Busy Output. This output is high impedance when CS is HIGH.                                                      |
| 14  | DIN        | Serial Data Input. If CS is LOW, data is latched on rising edge of DCLK.                                         |
| 15  | CS         | Chip Select Input. Controls conversion timing and enables the serial input/output register.                      |
| 16  | DCLK       | External Clock Input. This clock runs the SAR conversion process and synchronizes serial data I/O.               |

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                  | PARAMETER                  | VALUE                          | UNIT |
|----------------------------------|----------------------------|--------------------------------|------|
| +V <sub>CC</sub> to GND          |                            | –0.3 V to 6.5 V                |      |
| +V <sub>CC</sub> to GND          |                            | -0.3 to +6                     | V    |
| Analog inputs to GND             |                            | -0.3 to +V <sub>CC</sub> + 0.3 | V    |
| Digital inputs to GND            |                            | –0.3 to +V <sub>CC</sub> + 0.3 | V    |
| Power dissipation                |                            | 250                            | mW   |
| Maximum junction temperature     |                            | +150                           | °C   |
| Operating temperature ran        | nge                        | -40°C to +85                   | °C   |
| Storage temperature range        | e                          | –65°C to +150                  | °C   |
| Lead temperature (soldering      | ng, 10s)                   | +300                           | °C   |
|                                  | Human-Body Model (HBM)     | 400                            | V    |
| Electrostatic discharge<br>(ESD) | Machine Model (MM)         | 100                            | V    |
|                                  | Charged-Device Model (CDM) | 750                            | V    |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.



#### **ELECTRICAL CHARACTERISTICS**

at  $T_A = -40^{\circ}$ C to +85°C, +V<sub>CC</sub> = +2.7V, V<sub>REF</sub> = +2.5V, f<sub>SAMPLE</sub> = 125kHz, fCLK = 16 • f<sub>SAMPLE</sub> = 2MHz, 12-bit mode, and digital inputs = GND or +V<sub>CC</sub>, unless otherwise noted.

| PARAMETER                    |                 | CONDITIONS                                        | MIN        | TYP                | MAX          | UNITS              |
|------------------------------|-----------------|---------------------------------------------------|------------|--------------------|--------------|--------------------|
| Analog Input                 |                 |                                                   |            |                    |              |                    |
| Full-Scale Input Span        |                 | Positive Input – Negative Input                   | 0          |                    | VREF         | V                  |
| Absolute Input Range         |                 | Positive Input                                    | -0.2       |                    | +VCC<br>+0.2 | V                  |
| Negative Input               |                 | -0.2                                              | +0.2       |                    | V            |                    |
| Capacitance                  |                 |                                                   |            | 25                 |              | pF                 |
| Leakage Current              |                 |                                                   |            | 0.1                |              | μA                 |
| System Performance           |                 |                                                   |            |                    |              |                    |
| Resolution                   |                 |                                                   |            | 12                 |              | Bits               |
| No Missing Codes             |                 |                                                   | 11         |                    |              | Bits               |
| Integral Linearity Error     |                 |                                                   |            |                    | ±2           | LSB <sup>(1)</sup> |
| Offset Error                 |                 |                                                   |            |                    | ±6           | LSB                |
| Offset Error Match           |                 |                                                   |            | 0.1                | 1            | LSB                |
| Gain Error                   |                 |                                                   |            |                    | ±4           | LSB                |
| Gain Error Match             |                 |                                                   |            | 0.1                | 1            | LSB                |
| Noise                        |                 |                                                   |            | 30                 |              | μVrms              |
| Power-Supply Rejection       |                 |                                                   |            | 70                 |              | dB                 |
| Sampling Dynamics            |                 |                                                   |            |                    |              |                    |
| Conversion Time              |                 |                                                   |            |                    | 12           | Clk<br>Cycles      |
| Acquisition Time             |                 |                                                   | 3          |                    |              | Clk<br>Cycles      |
| Throughput Rate              |                 |                                                   |            |                    | 125          | kHz                |
| Multiplexer Settling Time    |                 |                                                   |            | 500                |              | ns                 |
| Aperture Delay               |                 |                                                   |            | 30                 |              | ns                 |
| Aperture Jitter              |                 |                                                   |            | 100                |              | ps                 |
| Channel-to-Channel Isolation |                 | VIN = 2.5Vp-p at 50kHz                            |            | 100                |              | dB                 |
| Switch Drivers               |                 |                                                   |            |                    |              |                    |
| On-Resistance                | Y+, X+          |                                                   |            | 5                  |              | Ω                  |
|                              | Y-, X-          |                                                   |            | 6                  |              | Ω                  |
| Reference Input              |                 |                                                   |            |                    |              |                    |
| Range                        |                 |                                                   | 1          |                    | +VCC         | V                  |
| Resistance                   |                 | CS = GND or +VCC                                  |            | 5                  |              | GΩ                 |
| Input Current                |                 |                                                   |            | 13                 | 40           | μA                 |
| fSAMPLE = 12.5kHz            |                 |                                                   |            | 2.5                |              | μA                 |
| CS = +VCC                    |                 |                                                   | 0.001      |                    | 3            | μA                 |
| Digital Input/Output         |                 | · · · · · · · · · · · · · · · · · · ·             |            |                    | 1            |                    |
| Logic Family                 |                 |                                                   |            | CMOS               |              |                    |
| Logic Levels, Except PENIRQ  | V <sub>IH</sub> | I <sub>IH</sub>   ≤ +5µA                          | +VCC • 0.7 |                    | +VCC<br>+0.3 |                    |
|                              | V <sub>IL</sub> | I <sub>IL</sub>   ≤ +5µA                          | -0.3       |                    | +0.8         | V                  |
|                              | V <sub>OH</sub> | $I_{OH} = -250 \mu A$                             | +VCC • 0.8 |                    |              | V                  |
|                              | V <sub>OL</sub> | $I_{OL} = 250 \mu A$                              |            |                    | 0.4          | V                  |
| PENIRQ                       | V <sub>OL</sub> | $T_A = 0^\circ C$ to +85°C, 100k $\Omega$ Pull-Up |            |                    | 0.8          | V                  |
| Data Format                  |                 |                                                   |            | Straight<br>Binary |              |                    |

(1) LSB means Least Significant Bit. With  $V_{REF}$  equal to +2.5V, 1LSB is 610 $\mu V.$ 

SBAS504A - MARCH 2011 - REVISED JULY 2012



www.ti.com

### **ELECTRICAL CHARACTERISTICS (continued)**

at  $T_A = -40^{\circ}$ C to +85°C, +V<sub>CC</sub> = +2.7V, V<sub>REF</sub> = +2.5V, f<sub>SAMPLE</sub> = 125kHz, fCLK = 16 • f<sub>SAMPLE</sub> = 2MHz, 12-bit mode, and digital inputs = GND or +V<sub>CC</sub>, unless otherwise noted.

| PARAMETER                            | CONDITIONS            | MIN | TYP | MAX | UNITS |
|--------------------------------------|-----------------------|-----|-----|-----|-------|
| Power-Supply Requirements            |                       |     |     |     |       |
| +VCC                                 | Specified Performance | 2.7 |     | 3.6 | V     |
| Quiescent Current                    |                       |     | 280 | 650 | μA    |
| fSAMPLE = 12.5kHz                    |                       |     | 220 |     | μA    |
| Shutdown Mode with DCLK = DIN = +VCC |                       |     |     | 3   | μA    |
| Power Dissipation                    | +VCC = +2.7V          |     |     | 1.8 | mW    |
| Temperature Range                    |                       |     |     |     |       |
| Specified Performance                |                       | -40 |     | +85 | °C    |



### **TYPICAL CHARACTERISTICS**

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 5 V$  (unless otherwise noted)



SUPPLY CURRENT vs +V<sub>CC</sub>



**CHANGE IN GAIN vs TEMPERATURE** 



#### POWER-DOWN SUPPLY CURRENT vs TEMPERATURE

SBAS504A - MARCH 2011 - REVISED JULY 2012



MAXIMUM SAMPLE RATE vs +V<sub>CC</sub>



#### CHANGE IN OFFSET vs TEMPERATURE



Figure 6.



#### SBAS504A - MARCH 2011 - REVISED JULY 2012

8

7

6

5

4

3

2

1

2

2.5

R<sub>ON</sub> (Ω)

www.ti.com







SWITCH-ON RESISTANCE vs +V<sub>CC</sub>

**REFERENCE CURRENT vs TEMPERATURE** 



SWITCH-ON RESISTANCE vs TEMPERATURE





6 Submit Documentation Feedback



SBAS504A - MARCH 2011 - REVISED JULY 2012

#### THEORY OF OPERATION

The ADS7843-Q1 is a classic Successive Approximation Register (SAR) ADC. The architecture is based on capacitive redistribution which inherently includes a sample-and-hold function. The converter is fabricated on a 0.6µm CMOS process.

The basic operation of the ADS7843-Q1 is shown in Figure 12. The device requires an external reference and an external clock. It operates from a single supply of 2.7V to 5.25V. The external reference can be any voltage between 1V and +VCC. The value of the reference voltage directly sets the input range of the converter. The average reference input current depends on the conversion rate of the ADS7843-Q1.

The analog input to the converter is provided via a four-channel multiplexer. A unique configuration of low onresistance switches allows an unselected ADC input channel to provide power and an accompanying pin to provide ground for an external device. By maintaining a differential input to the converter and a differential reference architecture, it is possible to negate the switch's on-resistance error (should this be a source of error for the particular measurement).

#### ANALOG INPUT

See Figure 13 for a block diagram of the input multiplexer on the ADS7843-Q1, the differential input of the ADC, and the converter's differential reference. Table 1 and Table 2 show the relationship between the A2, A1, A0, and SER/DFR control bits and the configuration of the ADS7843-Q1. The control bits are provided serially via the DIN pin—see the Digital Interface section of this data sheet for more details.

When the converter enters the hold mode, the voltage difference between the +IN and -IN inputs (see Figure 13) is captured on the internal capacitor array. The input current on the analog inputs depends on the conversion rate of the device. During the sample period, the source must charge the internal sampling capacitor (typically 25pF). After the capacitor has been fully charged, there is no further input current. The rate of charge transfer from the analog source to the converter is a function of conversion rate.



Figure 12. Basic Operation of the ADS7843-Q1

| Table 1. Input Configuration, |                           |                   |
|-------------------------------|---------------------------|-------------------|
| I ADIA 1 INDUIT CONTINUESTION | Sindia-Fndad Rataranca Mo | MA (SER/DER HIGH) |
|                               |                           |                   |
|                               |                           |                   |

| A2 | A1 | A0 | X+  | Y+  | IN3 | IN4 | -IN(1) | X<br>SWITCH<br>ES | Y<br>SWITCH<br>ES | +REF <sup>(1)</sup> | -REF <sup>(1)</sup> |
|----|----|----|-----|-----|-----|-----|--------|-------------------|-------------------|---------------------|---------------------|
| 0  | 0  | 1  | +IN |     |     |     | GND    | OFF               | ON                | +VREF               | GND                 |
| 1  | 0  | 1  |     | +IN |     |     | GND    | ON                | OFF               | +VREF               | GND                 |
| 0  | 1  | 0  |     |     | +IN |     | GND    | OFF               | OFF               | +VREF               | GND                 |
| 1  | 1  | 0  |     |     |     | +IN | GND    | OFF               | OFF               | +VREF               | GND                 |

(1) Internal node, for clarification only-not directly accessible by the user.



#### SBAS504A - MARCH 2011 - REVISED JULY 2012

| Table 2. Input Configuration    |                        |                     |
|---------------------------------|------------------------|---------------------|
| I abla '/ Input ('aptiquiration | Inttoroptial Dataropco |                     |
|                                 | Differential Reference | WIDDE GER/DER LOWI. |
|                                 |                        |                     |
|                                 |                        |                     |

| A2 | A1 | A0 | Х+  | Y+  | IN3 | IN4 | -IN(1) | X<br>SWITCH<br>ES | Y<br>SWITCH<br>ES | +REF <sup>(1)</sup> | -REF <sup>(1)</sup> |
|----|----|----|-----|-----|-----|-----|--------|-------------------|-------------------|---------------------|---------------------|
| 0  | 0  | 1  | +IN |     |     |     | -Y     | OFF               | ON                | +Y                  | -Y                  |
| 1  | 0  | 1  |     | +IN |     |     | -X     | ON                | OFF               | +X                  | -X                  |
| 0  | 1  | 0  |     |     | +IN |     | GND    | OFF               | OFF               | +VREF               | GND                 |
| 1  | 1  | 0  |     |     |     | +IN | GND    | OFF               | OFF               | +VREF               | GND                 |

(1) Internal node, for clarification only—not directly accessible by the user.



Figure 13. Simplified Diagram of Analog Input

#### **REFERENCE INPUT**

The voltage difference between +REF and –REF (shown in Figure 13) sets the analog input range. The ADS7843-Q1 will operate with a reference in the range of 1V to +VCC. There are several critical items concerning the reference input and its wide voltage range. As the reference voltage is reduced, the analog voltage weight of each digital output code is also reduced. This is often referred to as the LSB (least significant bit) size and is equal to the reference voltage divided by 4096. Any offset or gain error inherent in the ADC will appear to increase, in terms of LSB size, as the reference voltage is reduced. For example, if the offset of a given converter is 2LSBs with a 2.5V reference, it will typically be 5LSBs with a 1V reference. In each case, the actual offset of the device is the same, 1.22mV. With a lower reference voltage, more care must be taken to provide a clean layout including adequate bypassing, a clean (low noise, low ripple) power supply, a low-noise reference, and a low-noise input signal.

The voltage into the VREF input is not buffered and directly drives the Capacitor Digital-to-Analog Converter (CDAC) portion of the ADS7843-Q1. Typically, the input current is  $13\mu$ A with VREF = 2.7V and fSAMPLE = 125kHz. This value will vary by a few microamps depending on the result of the conversion. The reference current diminishes directly with both conversion rate and reference voltage. As the current from the reference is drawn on each bit decision, clocking the converter more quickly during a given conversion period will not reduce overall current drain from the reference.



There is also a critical item regarding the reference when making measurements where the switch drivers are on. For this discussion, it's useful to consider the basic operation of the ADS7843-Q1 as shown in Figure 12. This particular application shows the device being used to digitize a resistive touch screen. A measurement of the current Y position of the pointing device is made by connecting the X+ input to the ADC, turning on the Y+ and Y- drivers, and digitizing the voltage on X+ (shown in Figure 14). For this measurement, the resistance in the X+ lead does not affect the conversion (it does affect the settling time, but the resistance is usually small enough that this is not a concern).



Figure 14. Simplified Diagram of Single-Ended Reference (SER/DFR HIGH, Y Switches Enabled, X+ is Analog Input)

However, since the resistance between Y+ and Y- is fairly low, the on-resistance of the Y drivers does make a small difference. Under the situation outlined so far, it would not be possible to achieve a 0V input or a full-scale input regardless of where the pointing device is on the touch screen because some voltage is lost across the internal switches. In addition, the internal switch resistance is unlikely to track the resistance of the touch screen, providing an additional source of error. This situation can be remedied as shown in Figure 15. By setting the SER/DFR bit LOW, the +REF and –REF inputs are connected directly to Y+ and Y-. This makes the A/D conversion ratiometric. The result of the conversion is always a percentage of the external resistance, regardless of how it changes in relation to the on-resistance of the internal switches. Note that there is an important consideration regarding power dissipation when using the ratiometric mode of operation, see the Power Dissipation section for more details. As a final note about the differential reference mode, it must be used with +VCC as the source of the +REF voltage and cannot be used with VREF. It is possible to use a high precision reference on VREF and single-ended reference mode for measurements which do not need to be ratiometric. Or, in some cases, it could be possible to power the converter directly from a precision reference. Most references can provide enough power for the ADS7843-Q1, but they might not be able to supply enough current for the external load (such as a resistive touch screen).

# ADS7843-Q1

SBAS504A - MARCH 2011 - REVISED JULY 2012



www.ti.com



Figure 15. Simplified Diagram of Differential Reference (SER/DFR LOW, Y Switches Enabled, X+ is Analog Input).

#### DIGITAL INTERFACE

Figure 16 shows the typical operation of the ADS7843-Q1's digital interface. This diagram assumes that the source of the digital signals is a microcontroller or digital signal processor with a basic serial interface. Each communication between the processor and the converter consists of eight clock cycles. One complete conversion can be accomplished with three serial communications, for a total of 24 clock cycles on the DCLK input.

The first eight clock cycles are used to provide the control byte via the DIN pin. When the converter has enough information about the following conversion to set the input multiplexer, switches, and reference inputs appropriately, the converter enters the acquisition (sample) mode and, if needed, the internal switches are turned on. After three more clock cycles, the control byte is complete and the converter enters the conversion mode. At this point, the input sampleand-hold goes into the hold mode and the internal switches may turn off. The next 12th clock cycles accomplish the actual A/D conversion. If the conversion is ratiometric (SER/DFR LOW), the internal switches are on during the conversion. A 13th clock cycle is needed for the last bit of the conversion result. Three more clock cycles are needed to complete the last byte (DOUT will be LOW). These will be ignored by the converter.





#### **Control Byte**

See Figure 16 for the placement and order of the control bits within the control byte. Table 3 and Table 4 give detailed information about these bits. The first bit, the 'S' bit, must always be HIGH and indicates the start of the control byte. The ADS7843-Q1 will ignore inputs on the DIN pin until the start bit is detected. The next three bits (A2-A0) select the active input channel or channels of the input multiplexer (see Table 1 and Table 2 and Figure 13). The MODE bit determines the number of bits for each conversion, either 12 bits (LOW) or 8 bits (HIGH).

The SER/DFR bit controls the reference mode: either single-ended (HIGH) or differential (LOW). (The differential mode is also referred to as the ratiometric conversion mode.) In single-ended mode, the converter's reference voltage is always the difference between the VREF and GND pins. In differential mode, the reference voltage is the difference between the currently enabled switches. See Table 1 and Table 2 and Figure 13 through Figure 15 for more information. The last two bits (PD1-PD0) select the power-down mode as shown in Table 5. If both inputs



are HIGH, the device is always powered up. If both inputs are LOW, the device enters a power-down mode between conversions. When a new conversion

is initiated, the device will resume normal operation instantly—no delay is needed to allow the device to power up and the very first conversion will be valid. <u>There are two power-down modes: one where</u> <u>PENIRQ</u> is disabled and one where it is enabled.

SBAS504A - MARCH 2011 - REVISED JULY 2012

| Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2               | Bit 1 | Bit 0<br>(LSB) |
|----------------|-------|-------|-------|-------|---------------------|-------|----------------|
| S              | A2    | A1    | A0    | MODE  | S <u>ER/D</u><br>FR | PD1   | PD0            |

#### Table 3. Order of the Control Bits in the Control Byte

#### 16-Clocks per Conversion

The control bits for conversion n + 1 can be overlapped with conversion 'n' to allow for a conversion every 16 clock cycles, as shown in Figure 17. This figure also shows possible serial communication occurring with other serial peripherals between each byte transfer between the processor and the converter.

| Table 4. Descriptions of the Control Bits within the Control B | vte |
|----------------------------------------------------------------|-----|
|----------------------------------------------------------------|-----|

| BIT | NAME    | DESCRIPTION                                                                                                                                                                                  |
|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | S       | Start Bit. Control byte starts with first HIGH bit on DIN. A new control byte can start every 16th clock cycle in 12-bit conversion mode or every 12th clock cycle in 8-bit conversion mode. |
| 6-4 | A2-A0   | Channel Select Bits. Along with the SER/DFR bit, these bits control the setting of the multiplexer input, switches, and reference inputs, see Tables I and II.                               |
| 3   | MODE    | 12-Bit/8-Bit Conversion Select Bit. This bit controls the number of bits for the following conversion: 12 bits (LOW) or 8 bits (HIGH).                                                       |
| 2   | SER/DFR | Single-Ended/Differential Reference Select Bit. Along with bits A2-<br>A0, this bit controls the setting of the multiplexer input, switches, and<br>reference inputs, see Tables I and II.   |
| 1-0 | PD1-PD0 | Power-Down Mode Select Bits. See Table V for details.                                                                                                                                        |

#### Table 5. Power-Down Selection

| PD1 | PD0 | PENIRQ   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                  |
|-----|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0   | Enabled  | Power-down between conversions. When each conversion is finished, the converter enters a low power mode. At the start of the next conversion, the device instantly powers up to full power. There is no need for additional delays to assure full operation and the very first conversion is valid. The Y– switch is on while in power-down. |
| 0   | 1   | Disabled | Same as mode 00, except PENIRQ is disabled. The Y-<br>switch is off while in power-down mode.                                                                                                                                                                                                                                                |
| 1   | 0   | Disabled | Reserved for future use.                                                                                                                                                                                                                                                                                                                     |
| 1   | 1   | Disabled | No power-down between conversions, device is always powered.                                                                                                                                                                                                                                                                                 |

SBAS504A - MARCH 2011 - REVISED JULY 2012 www.ti.com  $\overline{cs}$ nnnnn תתת DCLK DIN s CONTROL BITS CONTROL BITS BUSY DOUT 11 10 9 11 10 9 8 7 6 5 4 3 0 2

# Figure 17. Conversion Timing, 16 Clocks per Conversion, 8-bit Bus Interface. No DCLK Delay Required with Dedicated Serial Port.

This is possible provided that each conversion completes within 1.6ms of starting. Otherwise, the signal that has been captured on the input sample-and-hold may droop enough to affect the conversion result. Note that the ADS7843-Q1 is fully powered while other serial communications are taking place during a conversion.

#### **Digital Timing**

Figure 19 and Table 6 provide detailed timing for the digital interface of the ADS7843-Q1.

| (                | (1 + 1)(1 + 1) = 1211 + 4114 + 100 + 0, 14 + 100 + 0, 0 = 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + 0.0 + |     |     |       |  |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|--|--|--|--|--|--|--|
| SYMBOL           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MIN | MAX | UNITS |  |  |  |  |  |  |  |
| t <sub>ACQ</sub> | Acquisition Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.5 |     | μs    |  |  |  |  |  |  |  |
| t <sub>DS</sub>  | DIN Valid Prior to DCLK Rising                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 100 |     | ns    |  |  |  |  |  |  |  |
| t <sub>DH</sub>  | DIN Hold After DCLK HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10  |     | ns    |  |  |  |  |  |  |  |
| t <sub>DO</sub>  | DCLK Falling to DOUT Valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | 200 | ns    |  |  |  |  |  |  |  |
| t <sub>DV</sub>  | CS Falling to DOUT Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | 200 | ns    |  |  |  |  |  |  |  |
| t <sub>TR</sub>  | CS Rising to DOUT Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | 200 | ns    |  |  |  |  |  |  |  |
| t <sub>CSS</sub> | CS Falling to First DCLK Rising                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 100 |     | ns    |  |  |  |  |  |  |  |
| t <sub>CSH</sub> | CS Rising to DCLK Ignored                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0   |     | ns    |  |  |  |  |  |  |  |
| tCH              | DCLK HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 200 |     | ns    |  |  |  |  |  |  |  |
| tCL              | DCLK LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 200 |     | ns    |  |  |  |  |  |  |  |
| tBD              | DCLK Falling to BUSY Rising                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     | 200 | ns    |  |  |  |  |  |  |  |
| tBDV             | CS Falling to BUSY Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | 200 | ns    |  |  |  |  |  |  |  |
| tBTR             | CS Rising to BUSY Disabled 200 200 200 ns ns ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 200 | ns    |  |  |  |  |  |  |  |

# Table 6. Timing Specifications (+V<sub>CC</sub> = +2.7V and Above, $T_A = -40^{\circ}$ C to +85°C, C<sub>LOAD</sub> = 50pF).



#### Data Format

www.ti.com

The ADS7843-Q1 output data is in Straight Binary format, as shown in Figure 18. This figure shows the ideal output code for the given input voltage and does not include the effects of offset, gain, or noise.



NOTES: (1) Reference voltage at converter: +REF – (–REF). See Figure 2. (2) Input voltage at converter, after multiplexer: +IN – (–IN). See Figure 2

Figure 18. Ideal Input Voltages and Output Codes

#### 8-Bit Conversion

The ADS7843-Q1 provides an 8-bit conversion mode that can be used when faster throughput is needed and the digital result is not as critical. By switching to the 8-bit mode, a conversion is complete four clock cycles earlier. This could be used in conjunction with serial interfaces that provide 12-bit transfers or two conversions could be accomplished with three 8-bit transfers. Not only does this shorten each conversion by four bits (25% faster throughput), but each conversion can actually occur at a faster clock rate. This is because the internal settling time of the ADS7843-Q1 is not as critical—settling to better than 8 bits is all that is needed. The clock rate can be as much as 50% faster. The faster clock rate and fewer clock cycles combine to provide a 2x increase in conversion rate.



Figure 19. Detailed Timing Diagram

#### POWER DISSIPATION

There are two major power modes for the ADS7843-Q1: full power (PD1-PD0 = 11B) and auto powerdown (PD1-PD0 = 00B). When operating at full speed and 16 clocks per conversion ( see Figure 17), the ADS7843-Q1 spends most of its time acquiring or converting. There is little time for auto power-down, assuming that this mode is active. Therefore, the difference between full power mode and auto powerdown is negligible. If the conversion rate is decreased by simply slowing the frequency of the DCLK input, the two modes remain approximately equal. However, if the DCLK frequency is kept at the maximum rate during a conversion but conversions are simply done less often, the difference between the two modes is dramatic.

#### SBAS504A-MARCH 2011-REVISED JULY 2012

Figure 20 shows the difference between reducing the DCLK frequency ("scaling" DCLK to match the conversion rate) or maintaining DCLK at the highest frequency and reducing the number of conversions per second. In the later case, the converter spends an increasing percentage of its time in power-down mode (assuming the auto power-down mode is active).

Another important consideration for power dissipation is the reference mode of the converter. In the singleended reference mode, the converter's internal switches are on only when the analog input voltage is being acquired (see Figure 16). Thus, the external device, such as a resistive touch screen, is only powered during the acquisition period. In the differential reference mode, the external device must be powered throughout the acquisition and conversion periods (see Figure 16). If the conversion rate is high, this could substantially increase power dissipation.



#### Figure 20. Supply Current versus Directly Scaling the Frequency of DCLK with Sample Rate or Keeping DCLK at the Maximum Possible Frequency

### LAYOUT

The following layout suggestions should provide the most optimum performance from the ADS7843-Q1. However, many portable applications have conflicting requirements concerning power, cost, size, and weight. In general, most portable devices have fairly "clean" power and grounds because most of the internal components are very low power. This situation would mean less bypassing for the converter's power and less concern regarding grounding. Still, each situation is unique and the following suggestions should be reviewed carefully.

For optimum performance, care should be taken with the physical layout of the ADS7843-Q1 circuitry. The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just



#### www.ti.com

prior to latching the output of the analog comparator. Thus, during any single conversion for an 'n-bit' SAR converter, there are n 'windows' in which large external transient voltages can easily affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, and high-power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. The error can change if the external event changes in time with respect to the DCLK input.

With this in mind, power to the ADS7843-Q1 should be clean and well bypassed. A  $0.1\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. A  $1\mu$ F to  $10\mu$ F capacitor may also be needed if the impedance of the connection between +VCC and the power supply is high. The reference should be similarly bypassed with a  $0.1\mu$ F capacitor. If the reference voltage originates from an op amp, make sure that it can drive the bypass capacitor without oscillation. The ADS7843-Q1 draws very little current from the reference on average, but it does place larger demands on the reference circuitry over short periods of time (on each rising edge of DCLK during a conversion).

The ADS7843-Q1 architecture offers no inherent rejection of noise or voltage variation in regards to the reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high frequency noise can be filtered out, voltage variation due to line frequency (50Hz or 60Hz) can be difficult to remove.

The GND pin should be connected to a clean ground point. In many cases, this will be the "analog" ground. Avoid connections which are too near the grounding point of a microcontroller or digital signal processor. If needed, run a ground trace directly from the converter to the power-supply entry or battery connection point. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry.

In the specific case of use with a resistive touch screen, care should be taken with the connection between the converter and the touch screen. Since resistive touch screens have fairly low resistance, the interconnection should be as short and robust as possible. Longer connections will be a source of error, much like the on-resistance of the internal switches. Likewise, loose connections can be a source of error when the contact resistance changes with flexing or vibrations.

Page

SBAS504A - MARCH 2011 - REVISED JULY 2012

www.ti.com

XAS

STRUMENTS

### **REVISION HISTORY**

#### Changes from Original (March, 2011) to Revision A

Changed top-side marking from ADS7843Q to S7843Q.



6-Feb-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ADS7843IDBQRQ1   | ACTIVE | SSOP         | DBQ     | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 125   | S7843Q         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ADS7843-Q1 :



# PACKAGE OPTION ADDENDUM

6-Feb-2020

Catalog: ADS7843

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ADS7843IDBQRQ1              | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ADS7843IDBQRQ1 | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |  |

# **GENERIC PACKAGE VIEW**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DBQ0016A**



# **PACKAGE OUTLINE**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MO-137, variation AB.



# DBQ0016A

# **EXAMPLE BOARD LAYOUT**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBQ0016A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated