## 2A 550k/1.1MHz Synchronous PWM/PSM ## Step-Down Converter with High Light-load Efficiency #### **FEATURES** - 2.5V to 6V Input Voltage Range - Adjustable Output Voltage from 0.8V to Vin - 2.0A Guaranteed Output Current - 93% Efficiency at Heavy Load (Vin=5V, Vout=3.3V, Iout=2.0A) - 96% Efficiency at Moderate Load (Vin=5V, Vout=3.3V, lout=1.0A) - 90% Efficiency at Light Load (Vin=5V, Vout=3.3V, Iout=20mA) - Low R<sub>DS(ON)</sub> Internal Switches: 110mΩ - No Schottky Diode Required - 100% Duty Cycle in Low Dropout Operation - Fixed 550k/1.1MHz Operating Frequency - Optional Soft-Start Internal Fixed 1ms Soft-Start ### DESCRIPTION The AIC2362 is a low-noise, pulse-width-modulated (PWM), DC-DC step-down converter. The device features an internal synchronous rectifier for high efficiency; it requires no external Schottky diode. The AIC2362 is ideally suited for Li-lon battery applications. Automatic PWM/PSM mode extends battery life and enhance efficiency by switching to a pulse-skipping-modulated mode during light load. Shutdown mode places the device in standby, reducing supply current to under 2μA. Other features of the AIC2362 include high efficiency for all load range, low dropout voltage, short circuit protection, and over temperature protection. #### **APPLICATIONS** - LCD TV - Portable Products - Wireless and DSL Modems - Solid-State Drives - Battery-Operated Devices (1 Li-Ion or 3 NiMH/ NiCd) #### APPLICATIONS CIRCUIT **Typical Application Circuit** **Analog Integrations Corporation** Si-Soft Research Center TEL: 886-3-5772500 3A1, 1 Li-Hsin 1<sup>st</sup> Rd., Science Park , Hsinchu 300, Taiwan , R.O.C. FAX: 886-3-5772510 www.analog.com.tw DS-2362G-05 20150122 1 #### ORDERING INFORMATION Example: AIC2362AGS8TR → Fixed 1.1MHz Operating Frequency With GREEN SOP-8 Package and TAPE & REEL Packing Type ### ABSOLUTE MAXIMUM RATINGS | Supply Input Volatge, VCC, VIN | | -0.3V to 6.5V | |--------------------------------------------|-----------------------|---------------| | LX Pin Switch Voltage | | | | Other I/O Pin Voltage | | | | PGND to GND | | | | Operating Ambient Temperature Range T | | | | Operating Maximum Junction Temperature | 150°C | | | Storage Temperature Range T <sub>STG</sub> | -65°C to 150°C | | | Lead Temperature (Soldering 10 Sec.) | | 260°C | | Thermal Resistance Junction to Case | SOP-8 | 40°C/W | | Thermal Resistance Junction to Case | SOP-8 (Thermal Pad) * | 15°C/W | | Thermal Resistance Junction to Ambient | SOP-8 | 160°C/W | | Thermal Resistance Junction to Ambient | SOP-8 (Thermal Pad)* | 60°C/W | | Latch-Up | | 200mA | | HBM (Human Body Mode) | | 4kV | | (Assume no Ambient Airflow, no Heatsink) | 1 | | Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. ## ■ ELECTRICAL CHARACTERISTICS (T<sub>A</sub>=25°C, V<sub>IN</sub>=3.3V, unless otherwise specified.) (Note1) | PARAMETER | CONDITIONS | SYMBOL | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------------------------------------------------|----------------------|-------|------|-----------------|-----------| | Input Voltage Range | | V <sub>IN</sub> | 2.5 | | 6 | V | | Under Voltage Lockout Threshold | V <sub>CC</sub> Rising | V <sub>UVLO(R)</sub> | | 2.3 | | V | | | V <sub>cc</sub> Falling | V <sub>UVLO(F)</sub> | | 2.1 | | V | | Output Adjustment Range | | V <sub>OUT</sub> | 0.8 | | $V_{IN}$ | V | | Shutdown Current | $V_{EN} = 0V$ | I <sub>SD</sub> | | 1 | 2 | μΑ | | Quiescent Current | I <sub>OUT</sub> = 0A, V <sub>FB</sub> = 1V<br>No Switching | IQ | | 200 | 380 | μΑ | | Standby Current | I <sub>OUT</sub> = 0A, Switching | I <sub>SB</sub> | | 600 | 900 | μΑ | | Feedback Reference Voltage | | $V_{REF}$ | 0.784 | 8.0 | 0.816 | V | | V <sub>OUT</sub> Line Regulation | $V_{IN} = 2.5V \text{ to } 5.5V,$ $I_{OUT} = 0A$ | | -2 | | 2 | % | | V <sub>OUT</sub> Load Regulation | $I_{OUT} = 1 \text{mA to } 2A,$<br>$V_{IN} = 5V$ | | -1 | | 1 | % | | FB Leakage Current | | I <sub>FB</sub> | | 0.1 | 0.2 | μΑ | | EN Supply Current | | I <sub>EN</sub> | | 3.5 | | μΑ | | EN Logic High | | | 1.5 | | V <sub>CC</sub> | V | | EN Logic Low | | | 0 | | 0.5 | V | | P-Channel On-Resistance | $V_{IN} = 3.3V$ | R <sub>DSH(ON)</sub> | | 110 | | $m\Omega$ | | N-Channel On-Resistance | V <sub>IN</sub> = 3.3V | R <sub>DSL(ON)</sub> | | 80 | | mΩ | | Switch Leakage Current | $V_{EN} = 0V, V_{IN} = 5.5V$ | | | 0.1 | 1 | μА | | Peak Inductor Current | | I <sub>PK</sub> | 2.6 | 3.4 | | Α | | Oscillator Frequency (A Version) | | f <sub>OSCA</sub> | 920 | 1100 | 1280 | kHz | | Oscillator Frequency (B Version) | | f <sub>OSCB</sub> | 468 | 550 | 632 | kHz | | Maximum Duty Cycle | | D <sub>MAX</sub> | 100 | | | % | | Thermal Shutdown Trip Point | | T <sub>OTP</sub> | | 150 | | °C | | Thermal Shutdown Hysteresis | | T <sub>OTP_HYS</sub> | | 25 | | °C | | Soft-Start Charge Current | | I <sub>SS</sub> | | 4 | | μΑ | Note 1: Specifications are production tested at T<sub>A</sub>=25°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with Statistical Quality Controls (SQC). ### ■ TYPICAL PERFORMANCE CHARACTERISTICS $(C1=10\mu F, C3=22\mu F, L1=2.2\mu H, T_A=25^{\circ}C, unless otherwise noted)$ 0 250 500 750 1000 1250 1500 1750 2000 Fig. 1 Efficiency vs load Current Fig. 3 Switching Waveform Fig. 5 Soft Start Waveform Fig. 2 Output Voltage Deviation vs Input Voltage Fig. 4 Soft Start Waveform Fig. 6 Shoutdown Waveform ## TYPICAL PERFORMANCE CHARACTERISTICS (Continued) Fig. 7 Load Transient Response Fig. 9 Switching Frequence vs Input Voltage Fig. 8 Load Transient Response Fig. 10 Output Voltage Deviation vs Load Current ## ■ BLOCK DIAGRAM Functional Block Diagram of AIC2362 ## **■ PIN DESCRIPTIONS** | Pin No. | Pin Name | Pin Function | |---------|----------|---------------------------------------------------------------------------------------------------| | 1 | VCC | Signal Input Supply. Decouple this pin to GND with a capacitor. Normally VCC is equal to VIN. | | 2 | REF | Internal Reference Voltage. Decouple this pin to GND with a capacitor. | | 3 | GND | Signal Ground. All small-signal components and compensation components should connect | | | | to this ground, which in turn connects to PGND at one point. | | 4 | FB | Feedback Pin. This pin receives the feedback voltage from a resistive divider connect across | | | | the output. | | 5 | EN | Enable Pin. Connect to logic high in normal operation. Forcing this pin to GND cause the | | | | device to be shutdown. | | 6 | PGND | Power Ground. Connect this pin to the negative terminal of C <sub>IN</sub> and C <sub>OUT</sub> . | | 7 | LX | Internal Power MOSFET Switches Output. Connect this pin to the inductor. | | 8 | VIN | Power Input Supply. Decouple this pin to PGND with a capacitor. | ## APPLICATION INFORMATION Operation The AIC2362 is a low-noise step-down DC/DC converter with current-mode PWM/PSM architecture. It features an internal synchronous rectifier, which eliminates the external Schottky diode and increases efficiency. During normal operation, the AIC2362 can regulate its output voltage through a feedback control circuit, which is composed of an error amplifier; a current comparator and several control signal generators. By comparing the feedback voltage to the reference voltage of 0.8V, the error amplifier varies its output voltage. The output voltage of the error amplifier is compared with the summing signal of current sensing signal and slope compensation signal to determine the duty cycle of internal main power switch (P-channel MOSFET). While the main power switch is turned on, the synchronous power switch (Nchannel MOSFET) will be turned off through anti-shortthrough block. Similarly, when the main power switch is turned off, the synchronous power switch will be turned on until the inductor current starts to reverse or the beginning of the next switching cycle. In order to achieve better efficiency and prevent overcharging the output capacitor, AIC2362 will enter pulse-skippingmodulated mode (PSM) operation while working at light load conditions. #### **Current Limitation** The AIC2362 provides current limit function by using an internal sensing resistor. When the main power switch turns on, current follows through the internal sensing resistor. And current amplifier senses the voltage, which crosses the resistor, and amplifies it. While the sensed voltage gets higher than reference voltage, the current limitation function is activated. While the current limitation function is activated, the duty cycle will be reduced to limit the output power to protect the internal power switches. #### **Short Circuit Protection** While the output is shorted to ground, the switching frequency of AIC2362 will be reduced to one fourth of the normal switching frequency. This lower switching frequency ensures the inductor current has more time to discharge, thereby preventing inductor current runaway. The switching frequency will automatically return to its designed value while short circuit condition is released. #### Shutdown By connecting the EN pin to GND, the AIC2362 can be shut down to reduce the supply current to $2\mu A$ (typical). At this operation mode, the output voltage of stepdown converter is equal to 0V. #### 100% Duty Cycle Operation When the input voltage approaches the output voltage, the AIC2362 smoothly transits to 100% duty cycle operation. This allows AIC2362 to regulate the output voltage until AIC2362 completely enters 100% duty cycle operation. In 100% duty cycle mode, the output voltage is equal to the input voltage minus the voltage, which is the drop across the main power switch. The AIC2362 achieves 100% duty cycle operation by extending the turn-on time of the main power switch. If the summing signal of current sensing signal and slope compensation signal does not reach the output voltage level of the error amplifier at the end of 90% switching period, the main power switch is continuously turned on and the oscillator remains off until the summing current sensing signal and compensation signal reaches the output voltage level of the error amplifier. After the summing signal of current sensing signal and slope compensation signal reaches the output voltage level of the error amplifier, the main power switch is turned off and the synchronous power switch is turned on for a constant off time. At the end of the constant off time, the next switching cycle is begun. While the input voltage approaches the output voltage, the switching frequency decreases gradually to smoothly transit to 100% duty cycle operation. If input voltage is very close to output voltage, the switching mode goes from pure PWM mode to 100% duty cycle operation. During this transient state mentioned above, large output ripple voltage may appear on output terminal. #### **Components Selection** #### Inductor The inductor selection depends on the current ripple of inductor, the input voltage and the output voltage. $$L \ge \frac{V_{\text{OUT}}}{2f_{\text{OSC}} \cdot \Delta I_L} \left( 1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}} \right)$$ Accepting a large current ripple of inductor allows the use of a smaller inductance. However, higher current ripple of inductor can cause higher output ripple voltage and large core loss. By setting an acceptable current ripple of inductor, a suitable inductance can be obtained from above equation. In addition, it is important to ensure the inductor saturation current exceeds the peak value of inductor current in application to prevent core saturation. The peak value of inductor current can be calculated according to the following equation. $$\mathbf{I}_{\mathsf{PEAK}} = \mathbf{I}_{\mathsf{OUT}(\mathsf{max})} + \frac{\mathsf{V}_{\mathsf{OUT}}}{2 \times f_{\mathsf{OSC}} \cdot L} \bigg( 1 - \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}}} \bigg)$$ #### **Input Capacitor and Output Capacitor** To prevent the high input voltage ripple and noise resulted from high frequency switching, the use of low ESR ceramic capacitor for the maximum RMS current is recommended. The approximated RMS current of the input capacitor can be calculated according to the following equation. $$I_{\text{CINRMS}} \approx \sqrt{I_{\text{OUT}(\text{MAX})}^2 \times \frac{V_{\text{OUT}} \left(V_{\text{IN}} - V_{\text{OUT}}\right)}{V_{\text{IN}}^2} + \frac{\Delta I_L^2}{12}}$$ The selection of output capacitor depends on the required output voltage ripple. The output voltage ripple can be expressed as: $$\Delta V_{OUT} = \frac{\Delta I_{L}}{8 \times f_{OSC} \cdot C_{OUT}} + ESR \cdot \Delta I_{L}$$ For lower output voltage ripple, the use of low ESR ceramic capacitor is recommended. The tantalum capacitor can also be used well, but its ERS is larger than that of ceramic capacitor. When choosing the input and output ceramic capacitors, X5R and X7R types are recommended because they retain their capacitance over wider ranges of voltage and temperature than other types. #### **Output Voltage Programming** By connecting a resistive divider $R_2$ and $R_3$ , the output voltage of AIC2362 step-down converter can be set. $V_{OUT}$ can be calculated as: $$V_{OUT} = 0.8 \times \left(1 + \frac{R_2}{R_3}\right)$$ The resistive divider should sit as close to VFB pin as possible. #### **Layout Consideration** In order to ensure a proper operation of AIC2362, the following points should be managed comprehensively. - The input capacitor and V<sub>IN</sub> should be placed as close as possible to each other to reduce the input voltage ripple and noise. - The output loop, which is consisted of the inductor, the internal main power switch, the internal synchronous power switch and the output capacitor, should be kept as small as possible. - 3. The routes with large current should be kept short and wide. - 4. Logically the large current on the converter should flow at the same direction. - The VFB pin should be connected to the feedback resistors directly and the route should be away from the noise sources. ## ■ PHYSICAL DIMENSIONS (unit: mm) # • SOP-8 Package | GAUGE PLANE<br>SEATING PLANE | |------------------------------| | | Note: 1. Refer to JEDEC MS-012AA. - 2. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side . - 3. Dimension "E" does not include inter-lead flash or protrusions. - 4. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact. | S<br>Y | SOI | P-8 | | |-------------|----------|-------|--| | M<br>B<br>O | MILLIM | ETERS | | | O<br>L | MIN. | MAX. | | | Α | 1.35 | 1.75 | | | A1 | 0.10 | 0.25 | | | В | 0.33 | 0.51 | | | С | 0.19 | 0.25 | | | D | 4.80 | 5.00 | | | Е | 3.80 | 4.00 | | | е | 1.27 BSC | | | | Н | 5.80 | 6.20 | | | h | 0.25 | 0.50 | | | L | 0.40 | 1.27 | | | θ | 0° | 8° | | ### SOP-8 Exposed Pad(Heat Sink) SECTION A- | A | S Y M B O | SOP-8 Ex | | |---|-----------|----------|--| | | | MILLIN | | | | O<br>L | MIN. | | | | Α | 1.35 | | | | A1 | 0.00 | | | | В | 0.31 | | Note: 1. Refer to JEDEC MS-012E. - 2. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side. - 3. Dimension "E" does not include inter-lead flash or protrusions. - 4. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact. | S<br>Y | SOP-8 Exposed Pad(Heat Sink) | | | |-------------|------------------------------|------|--| | M<br>B<br>O | MILLIMETERS | | | | O<br>L | MIN. | MAX. | | | Α | 1.35 | 1.75 | | | A1 | 0.00 | 0.15 | | | В | 0.31 | 0.51 | | | С | 0.17 | 0.25 | | | D | 4.80 | 5.00 | | | D1 | 1.50 | 3.50 | | | Е | 3.80 | 4.00 | | | E1 | 1.0 | 2.55 | | | е | 1.27 BSC | | | | Н | 5.80 | 6.20 | | | h | 0.25 | 0.50 | | | L | 0.40 | 1.27 | | | θ | 0° | 8° | | | | | | | #### Note: Information provided by AIC is believed to be accurate and reliable. However, we cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AIC product; nor for any infringement of patents or other rights of third parties that may result from its use. We reserve the right to change the circuitry and specifications without notice. Life Support Policy: AIC does not authorize any AIC product for use in life support devices and/or systems. Life support devices or systems are devices or systems which, (I) are intended for surgical implant into the body or (ii) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.