

# AK2346B

# Two-way Radio Audio Processor

### 1. Features

#### Audio processing

- TX and RX amplifier
- Pre/De-emphasis circuit
- Compressor and Expander with no external components
- Scrambler and De-scrambler in frequency inversion type
- Limiter with level adjuster
- Splatter filter for wide and narrow band
- Digital controlled amplifier for microphone, modulator and demodulator sensitivity
- 1200/2400bps MSK MODEM with frame detection
- Wide range operation voltage: 1.9V to 5.5V, temperature: -30 to 75 °C
- Oscillator circuit for 3.6864MHz crystal
- Serial control interface operation
- Compact plastic packaging, 24-pin SSOP

### 2. Description

AK2346B includes audio filter, limiter, splatter filter, COMPANDOR, scrambler, MSK MODEM, which is highly integrated two-way radio baseband functions for FRS and LMR.

Audio high-pass filter shows a high attenuation in magnitude response characteristics under 250Hz that supports to eliminate a subaudio tone clearly.

TX limiter for deviation control has a limiting level adjuster by applying a DC voltage via external components. Splatter filter has the magnitude response for narrowband(fc=2.55kHz) and wideband(3.0kHz) to meet various regulatory agencies in the world wide.

COMPANDOR is no adjustment type because it includes all parametric components inside the chip. Scrambler circuit is composed of frequency inversion circuit by double balanced mixer that has 3.388kHz carrier clock.

MSK MODEM for data communication can be chosen either 2400bps or 1200bps. 2400bps data rate provides a high speed data transmission and 1200bps supports a low BER(bit error rate) performance that is suitable for under weak electrical field condition application.

There are four signal level adjusters for microphone, modulator and demodulator sensitivity by digital controlled amplifier (volume).

Pin Assignment

| AGNDIN 🖂           | 1 0 | 24 | > test    |
|--------------------|-----|----|-----------|
| AGND <             | 2   | 23 |           |
| txin 🗁             | 3   | 22 | > RXINO   |
| txino $<$          | 4   | 21 | > RXLPFO  |
|                    | 5   | 20 | > RXA F   |
| EXTLIMIN 🏳         | 6   | 19 | RXA FIN   |
| Mod $<$            | 7   | 18 | > EXPO UT |
| VSS                | 8   | 17 |           |
| tclk $<$           | 9   | 16 | ♦ xin     |
| tdata 🗁            | 10  | 15 | ⊲ xout    |
| DI/O 💠             | 11  | 14 | dir 🗸     |
| $_{ m RDF/FD}$ $<$ | 12  | 13 | ⊲ SCLK    |
|                    |     |    |           |

## 3. Contents

| 1. Features1                                  |
|-----------------------------------------------|
| 2. Description                                |
| 3. Contents2                                  |
| 4. Block Diagram                              |
| 5. Circuit Configuration4                     |
| 6. Pin/Function                               |
| 7. Absolute Maximum Ratings                   |
| 8. Recommended Operating Conditions7          |
| 9. Digital DC characteristics                 |
| 10. Power Consumption                         |
| 11. Analog characteristics9                   |
| 12. Level Diagram14                           |
| 13. Serial Interface Configuration 15         |
| 14. Digital AC timing20                       |
| 15. MSK MODEM Description                     |
| 16. Recommended External Application Circuits |
| 17. Packaging                                 |
| 18. Important Notice                          |

[AK2346B]

## 4. Block Diagram



MS1409-E-00

# 5. Circuit Configuration

| Block Descrip             | tion                                                                                                                                                                                                                                                                                                |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXA1                      | The operational amplifier for transmit audio gain adjustment and for the filter to eliminate aliasing noise by the SCF(switched capacitor filter) in the following stage. Please select an external resistor and capacitor to set the gain less than 30dB and the cut-off frequency to about 10kHz. |
|                           | Digitally controlled amplifier (volume) for transmit audio signal level which is adjustable in                                                                                                                                                                                                      |
|                           | The circuit to comprose transmits audio signal lovel by 1/2 in dB scale.                                                                                                                                                                                                                            |
| Compressor                | Standard cross-point is -10dBx. TC register sets OFF/ON to the circuit                                                                                                                                                                                                                              |
| Pre-emphasis              | The circuit to emphasis the high-frequency component of transmit audio signal to improve S/N ratio of the modulation signal.                                                                                                                                                                        |
| TX/RXHPF                  | The High-pass filter to eliminate the low-frequency component less than 250Hz for transmit and receive audio signal.                                                                                                                                                                                |
| Scrambler/<br>Descrambler | Scramble/De-scramble circuit to inverse transmit and receive audio spectrum by 3.388kHz carrier signal.<br>EM and PCONT register can set scramble/De-scramble or Emphasis circuit. Both circuits do not use simultaneously.                                                                         |
| Limiter                   | An amplitude limiting circuit to suppress the frequency deviation of the modulation signal.<br>The limitation level can be adjusted by applying a DC voltage to the LIMLV pin. If the<br>LIMLV pin is open, the limitation level is applied to a predetermined level.                               |
| Splatter                  | The circuit to eliminate the high frequency component higher than 3kHz included in the limiter output signal or the MSK modulator signal. The cut-off frequency can be selected by SPL register.                                                                                                    |
| VR2                       | Digitally controlled amplifier (volume) for MOD output level which is adjustable in 0.2dB steps over a –3.2dB to +3.0dB range by setting VR25 to VR20 register. VR25 is a –6/0dB coarse bit.                                                                                                        |
| SMF                       | The smoothing filter to eliminate the high frequency and clock component caused in SCF circuits.                                                                                                                                                                                                    |
| RXA1                      | The operational amplifier for receives audio gain adjustment and for the filter to eliminate aliasing noise by the SCF in the following stage. Please select an external resistor and capacitor to set the gain less than 20dB and the cut-off frequency to about 40kHz.                            |
| VR3                       | Digitally controlled amplifier (volume) for receive audio signal level which is adjustable in 0.5dB steps over a -4.0dB to +3.5dB range by setting VR33 to VR30 register.                                                                                                                           |
| RXLPF                     | The Low-pass filter to eliminate the high frequency component higher than 3kHz for receive audio signal.                                                                                                                                                                                            |
| De-emphasis               | The circuit to de-emphasis the emphasized signal by pre-emphasis circuit.                                                                                                                                                                                                                           |
| Expander                  | The circuit to expand the receive audio signal level to double in dB scale compressed by compressor Standard cross-point is –10dBx. TC register sets OFF/ON to the circuit.                                                                                                                         |
| VR4                       | Digitally controlled amplifier (volume) for EXPOUT output level which is adjustable in 1.5dB, steps over a -18dB and -4.5dB to +4.5dB range by setting VR42 to VR40 register.                                                                                                                       |
| RXA2                      | The operational amplifier used on smoothing filter to eliminate clock component included<br>in EXPOUT output signal. Please set the gain to 0dB and the cut-off frequency to about<br>20kHz by external resistor and capacitor.                                                                     |
| MSK Modulator             | The circuit to generate a MSK signal according to the received digital data from TDATA pin.                                                                                                                                                                                                         |
| MSK BPF                   | The Band-pass filter to eliminate the low and high frequency component for received MSK signal.                                                                                                                                                                                                     |
| MSK Demodulator           | The circuit to reproduce the 1200/2400bps receive clock and data from MSK signal at RXIN pin.                                                                                                                                                                                                       |

| Block Descrip       | tion                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND                | The circuit to generate the reference voltage (1/2VDD) for internal analog signal.                                                                                                                                                                                                                                                                                                                                                     |
| OSC                 | The circuit to oscillate the 3.6864MHz reference clock with an external crystal oscillator and resistor and capacitors.                                                                                                                                                                                                                                                                                                                |
| Control<br>Register | The control register controls the status of internal switches and digitally controlled<br>amplifiers of IC by serial data that consists of 3 address bits and 8 data bits. At the start<br>up a power-on-reset circuit works and "Reset" data are set to the control register. (Refer<br>to the control register map)<br>The data buffer stores 8 bits of the MSK received data to smooth the signal interface with<br>microprocessor. |

## 6. Pin/Function

| Package | kage Signal |      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No  | Name        | Туре |                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1 AG    | NDIN        | I    | Analog ground input pin.<br>Connect the capacitor to stabilize the analog ground level. This pin also has<br>reset function for the registers. Connecting to the low level, "Reset" data are set<br>to the control register.                                                                                                                                                                                                                                         |
| 2 AG    | ND          | 0    | Analog ground output pin.<br>Connect the capacitor to stabilize the analog ground level.                                                                                                                                                                                                                                                                                                                                                                             |
| 3 TX    | IN          | I    | Transmit audio signal input pin.<br>This is the inverting input pin for TXA1. It composes a microphone amplifier with<br>an external resister and capacitor.                                                                                                                                                                                                                                                                                                         |
| 4       | TXINO       | 0    | TXA1 feedback output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5 LIM   | LV          | I    | Limit level adjuster pin.<br>A limit level can be adjusted by applying a DC voltage to this pin. If it is open,<br>the level is fixed to a predetermined level.                                                                                                                                                                                                                                                                                                      |
| 6 EXT   | LIMIN       | I    | External signal input pin pre-limiter circuit.<br>This pin is available for external tone signal.                                                                                                                                                                                                                                                                                                                                                                    |
| 7 MOI   | כ           | 0    | The modulated transmit signal output pin.<br>Load impedance larger than $10k\Omega$ can be drive.                                                                                                                                                                                                                                                                                                                                                                    |
| 8 VS    | S           | PWR  | Negative power supply pin.<br>Normally supply 0V to this pin.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 9 TC    | LK          | 0    | Clock output pin for MSK transmission data.<br>Setting the register named TXSW2 to "0" puts out 1.2/2.4kHz clock. If the register is set to "1", it goes to High level.                                                                                                                                                                                                                                                                                              |
| 10 TD   | ATA         | I    | MSK transmission data input pin.<br>Data are latched synchronizing with the TCLK rising edge.                                                                                                                                                                                                                                                                                                                                                                        |
| 11 DI/( | D           | I/O  | Serial data input and output pin.<br>Input for register setting data and output for MSK receive data.                                                                                                                                                                                                                                                                                                                                                                |
| 12 RD   | F/FD        | 0    | MSK signal received flag and frame detection signal output pin.<br>This pin puts out two types of signal that depends on the status of register<br>named FSL.<br>In case FSL equal "1", it is received flag mode (RDF). So the pin puts out low<br>level after 8 bits of MSK receive signal have been written to the internal register.<br>In case FSL equal "0", it is frame detection mode (FD). So the low pulse is put<br>out after a frame pattern is detected. |

| Package | Package Signal |      | Function                                                                                                                                                                                                                                                                                                                    |
|---------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No  | Name           | Туре | Function                                                                                                                                                                                                                                                                                                                    |
| 13      | SCLK           | -    | Clock input pin for serial data I/O.                                                                                                                                                                                                                                                                                        |
| 14      | DIR            | I    | Serial data I/O control pin.                                                                                                                                                                                                                                                                                                |
| 15      | XOUT           | I    | Crystal oscillator connecting input pin.                                                                                                                                                                                                                                                                                    |
| 16 XIN  |                | I/O  | Crystal oscillator connecting input and output pin.<br>To connect a 3.6864MHz crystal oscillator between this pin and XOUT pin<br>generates the reference clock internally.<br>In case of externally supplied clock operation, connect to this pin. For more<br>information, please refer to external application circuits. |
| 17 VD   | D              | PWR  | Positive power supply pin.<br>Normally connect to 1.9V to 5.5V noiseless power-supply. Also this pin must be<br>decoupled to VSS pin by 0.1uF capacitor mounted close to the device pins.                                                                                                                                   |
| 18      | EXPOUT         | 0    | Expander and VR4 output pin.                                                                                                                                                                                                                                                                                                |
| 19 RX   | AFIN           | I    | Receive audio signal input pin.<br>This is the inverting input of RXA2. It composes a smoothing filter by external resistor and capacitor.                                                                                                                                                                                  |
| 20 RX   | AF             | 0    | Receive audio signal output pin.<br>This is the output pin of RXA2. Load impedance more than $10k\Omega$ can be driven.                                                                                                                                                                                                     |
| 21 RX   | LPFO           | 0    | Receive LPF output pin.<br>This is a monitor pin for tone signal. 57.6kHz sampling-clock is included, so<br>please eliminate this signal component by LPF externally.<br>Load impedance more than $10k\Omega$ can be driven.                                                                                                |
| 22      | RXINO          | 0    | RXA1 feedback output pin.                                                                                                                                                                                                                                                                                                   |
| 23 RX   | IN             | I    | Demodulated audio signal input pin.<br>This is the inverting input of RXA1. It composes a pre-filter with external resistor<br>and capacitor.                                                                                                                                                                               |
| 24 TE   | ST             | I    | Test register control input pin.<br>When this pin set to high level, test register is controllable. Please set to low<br>level or open for normal operation.                                                                                                                                                                |

## 7. Absolute Maximum Ratings

| Parameter Sy                               | mbol                 | Min.    | Max.    | Units |
|--------------------------------------------|----------------------|---------|---------|-------|
| Power Supply Voltage                       | VDD                  | -0.3    | 6.5     | V     |
| Ground Level                               | VSS                  | 0       | 0       | V     |
| Input Voltage                              | V <sub>IN</sub> -0.3 |         | VDD+0.3 | V     |
| Input Current<br>(Except power supply pin) | I <sub>IN</sub>      | -10 +10 |         | mA    |
| Storage Temperature                        | T <sub>stg</sub> -55 |         | 130     | °C    |

Note : All voltages with respect to the VSS pin.

Caution : Exceeding these maximum ratings can result in damage to the device. Normal operation cannot be guaranteed under this extreme.

## 8. Recommended Operating Conditions

| Parameter Symbol         |                          | Condition            | Min.    | Тур. | Max. | Units |  |
|--------------------------|--------------------------|----------------------|---------|------|------|-------|--|
| Operating Temperature    | Operating Temperature Ta |                      | -30     |      | 75   | °C    |  |
| Power Supply Voltage     | VDD                      |                      | 1.9 3.0 |      | 5.5  | V     |  |
| Analog Reference Voltage | AGND                     |                      | 1/2VDD  |      |      | V     |  |
|                          | $R_{L1}$                 | MOD, RXAF, RXLPFO    | 10      |      |      | kΩ    |  |
| Output Load Resistance   | $R_{L2}$                 | TXINO, RXINO, EXPOUT | 30      |      |      |       |  |
|                          | $C_{L1}$                 | MOD, RXAF, RXLPFO    |         |      | 50   | ×۲    |  |
| Output Load Capacitance  | $C_{L2}$                 | TXINO, RXINO, EXPOUT |         |      | 15   | рг    |  |
| Master Clock Frequency   | F <sub>ск</sub>          | XIN, XOUT            | 3.68    | 64   |      | MHz   |  |

Note : All voltages with respect to the VSS pin.

## 9. Digital DC characteristics

| Parameter Symbol          | ol               | Condition                                      | Min.    | Тур. | Max.   | Units |  |
|---------------------------|------------------|------------------------------------------------|---------|------|--------|-------|--|
| High lovel input veltage  | V <sub>IH1</sub> | TDATA, DI/O                                    | 0.7VDD  |      |        | V     |  |
| nigh level input voltage  | V <sub>IH2</sub> | SCLK, DIR                                      | 0.8VDD  |      |        | v     |  |
| Low lovel input veltage   | $V_{IL1}$        | TDATA, DI/O                                    |         |      | 0.3VDD | V     |  |
| Low level input voltage   | $V_{IL2}$        | SCLK, DIR                                      |         |      | 0.2VDD | V     |  |
| High level input current  | I <sub>IH</sub>  | V <sub>IH</sub> =VDD<br>TDATA, DI/O, SCLK, DIR |         |      | 10     | uA    |  |
| Low level input current   | I <sub>IL</sub>  | V <sub>IL</sub> =0V<br>TDATA, DI/O, SCLK, DIR  | -10     |      |        | uA    |  |
| High level output voltage | V <sub>OH</sub>  | I <sub>OH</sub> =+0.2mA<br>TCLK, RDF/FD, DI/O  | VDD-0.4 | VDD  |        | V     |  |
| Low level output voltage  | V <sub>OL</sub>  | I <sub>OL</sub> =-0.4mA<br>TCLK, RDF/FD, DI/O  | 0.0 0.4 |      |        | V     |  |

## 10. Power Consumption

| Parameter Symbol       |      | Condition                                | Min. | Тур. | Max. | Units |
|------------------------|------|------------------------------------------|------|------|------|-------|
| Current<br>Consumption | IDD0 | Mode 0<br>OSC:OFF, Audio: OFF, MODEM:OFF |      | 0.1  | 0.3  |       |
|                        | IDD1 | Mode 1<br>OSC:ON , Audio: OFF, MODEM:OFF |      | 0.9  | 1.7  |       |
|                        | IDD2 | Mode 2<br>OSC:ON , Audio: ON , MODEM:OFF | 5.5  |      | 7.6  | mA    |
|                        | IDD3 | Mode 3<br>OSC:ON , Audio: OFF, MODEM:ON  |      | 2.2  | 3.4  |       |
|                        | IDD4 | Mode 4<br>OSC:ON , Audio: ON , MODEM:ON  | 6.1  |      | 8.4  |       |

## 11. Analog characteristics

For the following conditions unless otherwise specified: f=1kHz, Emphasis: on, COMPANDOR: on, Scrambler: off, VR1=VR2=VR3=VR4=0dB with the external circuit shown in example page.26 to 29. "dBx" is standardized unit for 1.9V to 5.5V operation, 0dBx=-5+20log(VDD/2)dBm, 0dBm=0.775Vrms.

| 1) | ТΧ | Audio | System |   |
|----|----|-------|--------|---|
|    |    |       |        | _ |

| Parameter Cond       | Min.                           | Тур.    | Max.  | Units   | Notes    |  |
|----------------------|--------------------------------|---------|-------|---------|----------|--|
| Standard Input Level | @TXINO                         | -10     |       |         | dBx      |  |
| Absolute Gain        | TXINO to MOD                   | -1.5    | 0     | +1.5    | dB       |  |
| Limit Level          | EXTLIMIN to MOD                |         |       |         |          |  |
|                      | Without external R adjustment  | -8.6 -7 | .6    | -6.6    | dBx      |  |
|                      | With external R adjustment     |         |       | -6.6    |          |  |
| Compressor           | TXINO to MOD                   |         |       |         |          |  |
| Linearity            | TXINO=-44dBx                   | -20.0   | -17.0 | -14.0   |          |  |
|                      | TXINO=-50dBx                   | -24.0   | -20.0 | -16.0   | dB       |  |
|                      | Relative value to 0dB fo r MOD |         |       |         |          |  |
|                      | level of -10dBx TXINO.         |         |       |         |          |  |
| Compressor           | TXINO to MOD                   |         |       |         |          |  |
| Distortion           | TXINO=-10dBx                   |         |       | -35 dB  |          |  |
|                      | 30kHz Low-pass filtering       |         |       |         |          |  |
| Noise Level with no  | TXINO to MOD                   |         |       | 20 5 4  | <b>D</b> |  |
| signal input         | C-Message filtering            |         |       | -30.5 0 | וווס     |  |
| VR1                  | TXINO to MOD                   | 15      |       | 115     | AD       |  |
| Attenuation Error    | -6.0 dB to 4.5dB, 1.5dB/step   | -1.5    |       | +1.5    | uВ       |  |
| VR2 ATT Error        | TXINO to MOD                   | 0.2     |       | 10.2    | AD       |  |
| (VR24,23,22,21,20)   | -3.2dB to +3.0dB, 0.2dB/step   | -0.2    |       | +0.2    | uВ       |  |
| VR2 ATT Error        | TXINO to MOD                   | 646     |       | FC      | ٩D       |  |
| (VR25=0)             | Relative error for -6/0dB      | -0.4 -0 |       | 0.6-    | uБ       |  |

#### 2) RX Audio System

| Parameter Cond                      | ition                                                                                                    | Min.           | Тур.           | Max.           | Units | Notes |
|-------------------------------------|----------------------------------------------------------------------------------------------------------|----------------|----------------|----------------|-------|-------|
| Standard Input Level                | @RXINO                                                                                                   |                | -10            |                | dBx   |       |
| Abaaluta Cain                       | RXINO to RXLPFO                                                                                          | -1.5           | 0              | +1.5           | dB    |       |
| Absolute Gain                       | RXINO to RXAF                                                                                            | -1.5           | 0              | +1.5           | dB    |       |
| Expander<br>Linearity               | RXINO to RXAF<br>RXINO=-25dBx<br>RXINO=-30dBx<br>Relative value to 0dB for RXAF<br>level of -10dBx RXINO | -33.0<br>-45.0 | -30.0<br>-40.0 | -27.0<br>-35.0 | dB    |       |
| Expander<br>Distortion              | RXINO to RXAF<br>RXINO=-5dBx<br>30kHz Low-pass filtering                                                 |                |                | -35 dB         | i     |       |
| Noise Level with no signal input    | RXINO to RXAF<br>C-Message Filtering                                                                     |                |                | -70 dB         | m     |       |
| VR3<br>Attenuation Error            | RXIN0 to RXAF<br>-4.0dB to +3.5dB, 0.5dB/step                                                            | -0.5           |                | +0.5           | dB    |       |
| VR4<br>Attenuation Error            | RXIN0 to RXAF<br>-4.5 to +4.5dB, 1.5dB/step                                                              | -1.5           |                | +1.5           | dB    |       |
| VR4 ATT Error<br>(VR42,41,40=0,0,0) | RXIN0 to RXAF<br>Relative error for -18/0dB                                                              | -20 -18        | 3 -16          |                | dB    |       |

#### 3) Audio Filter Characteristics

3.1) Emphasis: off, COMPANDOR: off, Scrambler: off (Design target values)

| Parameter Cond  | ition           | ,               | Min. | Тур. | Max. | Units | Notes    |
|-----------------|-----------------|-----------------|------|------|------|-------|----------|
| TX overall      | TXINO to MOD    | 250Hz           | -50  |      | -38  | dB    |          |
| characteristics |                 | 300Hz to 2.0kHz | -1.0 |      | +1.0 |       |          |
|                 |                 | 2.5kHz          | -1.5 |      | +1.0 | dD    | SPL=0    |
|                 | Relative value  | 3.0kHz          | -4.0 |      | -1.0 | uВ    | fc=2.55K |
|                 | to gain at      | 6.0kHz          |      | -32  | -28  |       |          |
|                 | 1kHz            | 300Hz to 2.5kHz | -1.0 |      | +1.0 |       |          |
|                 |                 | 3.0kHz          | -1.5 |      | +1.0 | dB    | SPL=1    |
|                 |                 | 6.0kHz          |      | -26  | -22  |       | 10=3.0K  |
| RX overall      | RXINO to RXAF   | 250Hz           |      | -49  | -38  |       |          |
| characteristics |                 | 300Hz           | -1.5 |      | +1.0 | dD    |          |
|                 | Relative value  | 350Hz to 3.0kHz | -1.0 |      | +1.0 | UD    |          |
|                 | to gain at 1kHz | 6.0kHz          |      | -38  | -28  |       |          |

#### 3.2) Emphasis: on, COMPANDOR: off, Scrambler: off

| Parameter Cond  | ition           |        | Min.  | Тур. | Max.  | Units | Notes    |
|-----------------|-----------------|--------|-------|------|-------|-------|----------|
| TX overall      | TXINO to MOD    | 250Hz  | -57   |      | -40   | dB    |          |
| characteristics |                 | 300Hz  | -12.5 |      | -9.5  |       |          |
|                 |                 | 2.5kHz | +6.0  |      | +9.0  | dP    | SPL=0    |
|                 |                 | 3.0kHz | +4.5  |      | +8.5  | uВ    | fc=2.55K |
|                 | Relative value  | 6.0kHz |       | -23  | -18   |       |          |
|                 | to gain at      | 300Hz  | -12.5 |      | -9.5  |       |          |
|                 | 1kHz            | 2.5kHz | +6.0  |      | +9.0  | dD    | SPL=1    |
|                 |                 | 3.0kHz | +7.0  |      | +10.5 | uБ    | fc=3.0K  |
|                 |                 | 6.0kHz |       | -17  | -12   |       |          |
| RX overall      | RXINO to RXAF   | 250Hz  |       | -38  | -26   |       |          |
| characteristics |                 | 300Hz  | +8.5  |      | +11.5 | ЧD    |          |
|                 | Relative value  | 3.0kHz | -11.5 |      | -8.5  | UD    |          |
|                 | to gain at 1kHz | 6.0kHz |       | -52  | -40   |       |          |

• Audio path frequency response (Emphasis:off)







Figure 2: RX overall response without de-emphasis.

#### • Audio path frequency response (Emphasis:on)







Figure 4: RX overall response with de-emphasis.

#### 4) Scrambler Characteristics (Scrambler: on, Emphasis: off, COMPANDOR: off)

| Parameter Cond                    | Min.                                                                                 | Тур.    | Max. | Units | Notes |  |
|-----------------------------------|--------------------------------------------------------------------------------------|---------|------|-------|-------|--|
| Carrier Frequency                 |                                                                                      | 3.38    | 8    |       | kHz   |  |
| Modulated Output<br>Level         | TXINO to MOD, RXINO to RXAF<br>Input level 1.0kHz -10dBx<br>Measuring-freq. 2.388kHz | -12 -1( | D    | -8    | dBx   |  |
| High Frequency<br>Rejection Level | TXINO to MOD, RXINO to RXAF<br>Input level 1.0kHz -10dBx<br>Measuring-freq. 4.388kHz |         |      | -50   | dBx   |  |
| Carrier Signal<br>Leakage Level   | TXINO to MOD, RXINO to RXAF<br>Input level No signal<br>Measuring-freq. 3.388kHz     |         |      | -50   | dBx   |  |
| Original Signal<br>Leakage Level  | TXINO to MOD, RXINO to RXAF<br>Input level 1.0kHz -10dBx<br>Measuring-freq. 1.0kHz   |         |      | -50   | dBx   |  |

#### 5) MSK MODEM Characteristics

| Parameter Cond       | Min.                        | Тур.                | Max.  | Units | Notes |  |
|----------------------|-----------------------------|---------------------|-------|-------|-------|--|
| TX Signal Level      | @MOD<br>1.2kHz signal out   | -12 -1 <sup>-</sup> | 1 -10 |       | dBx   |  |
| TX Signal Distortion | @MOD<br>1.2kHz signal out   |                     |       | -32   | dB    |  |
| RX Signal Level      | @RXINO<br>1.2kHz signal out | -17 -1 <i>'</i>     |       | -1    | dBx   |  |

## 12. Level Diagram

#### 1) TX audio system : TXRX=0



2) RX audio system : TXRX=1



"dBx" is standardized unit for 1.9V to 5.5V operation, 0dBx=-5+20log(VDD/2)dBm, 0dBm=0.775Vrms.

## 13. Serial Interface Configuration

#### 1) Register Configuration

| Ad  | Address Data Function |    | ata                |                                    |        |           |            |           |            |        |      |
|-----|-----------------------|----|--------------------|------------------------------------|--------|-----------|------------|-----------|------------|--------|------|
| A2  | A1                    | A0 | Function           | D7                                 | D6 D5  |           | D4 D3      |           | D2         | D1 D0  |      |
| 0 0 | 0                     |    | Control register 1 | BS3 BS                             | 32     | BS1       | TXRX       | TXSW2     | TXSW1      | RXSW   | FSL  |
| 0 0 | ) 1                   |    | Control register 2 | -                                  | -      | TC EM     |            | PCONT     | SPL        | MSKSL  | FCLN |
| 01  | 0                     |    | Volume register 1  | -                                  | -      | -         | -          | -         | VR12 V     | R11    | VR10 |
| 01  | 1                     |    | Volume register 2  | -                                  | -      | VR25 V    | R24        | VR23 V    | R22        | VR21   | VR20 |
| 1 ( | 0                     |    | Volume register 3  | -                                  | VR33   | VR32      | VR31       | VR30      | VR42 V     | R41    | VR40 |
| 1 ( | ) 1                   |    | MODEM register 1   |                                    |        | Lower 8 I | oit of MOE | DEM Flam  | ne pattern |        |      |
| 11  | 0                     |    | MODEM register 2   | Upper 8 bit of MODEM Flame pattern |        |           |            |           |            |        |      |
| 11  | 1                     |    | Test register      | TST7 TS                            | S Т6 Т | S T5      | TST4 T     | 5 ТЗ      | TST2       | TST1 T | б ТО |
|     | -                     |    | MODEM register 3   |                                    |        | Μ         |            | eceive da | ta         |        |      |

#### 2) Register Map

2.1) Control Register 1

|    | Address | Data |     |     |     |      |       |       |      |     |
|----|---------|------|-----|-----|-----|------|-------|-------|------|-----|
| A2 | A1      | A0   | D7  | D6  | D5  | D4   | D3    | D2    | D1   | D0  |
| 0  | 0       | 0    | BS3 | BS2 | BS1 | TXRX | TXSW2 | TXSW1 | RXSW | FSL |
|    | Reset   |      | 0   | 0   | 0   | 1    | 1     | 1     | 1    | 1   |
|    | _       |      |     |     |     |      |       |       |      |     |

#### 2.1.1) Operation mode setting

| BS3 | BS2 | BS1 | Mode  | OSC, AGND | TX, RX, Audio | MODEM |
|-----|-----|-----|-------|-----------|---------------|-------|
| 0   | 0   | 0   | Mode0 | OFF       | OFF           | OFF   |
| 001 |     |     | Mode1 | ON        | OFF           | OFF   |
| 010 |     |     | Mode2 | ON        | ON            | OFF   |
| 011 |     |     | Mode3 | ON        | OFF           | ON    |
| 1   | 0/1 | 0/1 | Mode4 | ON        | ON            | ON    |

#### 2.1.2) TX, RX Setting

| Doto E        | unation       | Ope                    | Notos                  |        |  |
|---------------|---------------|------------------------|------------------------|--------|--|
| Data Function |               | 0 1                    |                        | NOLES  |  |
| TXRX          | TX, RX Switch | TX Operation<br>Note 1 | RX Operation<br>Note 2 | Note 3 |  |
| RXSW          | RX Audio      | Mute                   | Active                 | Note 4 |  |
| FSL           | RDF/FD Switch | FD enable              | RDF enable             |        |  |

#### 2.1.3) TX audio path setting

| TXSW2 | TXSW1 |                         | Notes                       |  |
|-------|-------|-------------------------|-----------------------------|--|
| 0     | 0     | External Tone Operation | (EXTLIMIN Limiter Splatter) |  |
| 0     | 1     | MODEM Operation         | (MSK Modulator Splatter)    |  |
| 1     | 0     | Audio Operation         | (HPF Limiter Splatter)      |  |
| 1     | 1     | Mute                    | (A GND Limiter Splatter)    |  |

Note 1: TXIN to EXPOUT path is available by setting TXRX=0 and RXSW=1 in register.

However, Scrambler/Descrambler circuit does not work properly on this setting, so please set PCONT=1 (disable). To set RXSW=0 makes EXPOUT pin mute in operation.

Note 2: RXIN to MOD path is available by setting TXRX=1 and TXSW2/TXSW1=1/0 in register. However, Scrambler/Descrambler circuit does not work properly on this setting, so please set PCONT=1 (disable). To set TXSW2/TXSW1=1/1 makes MOD pin mute in operation.

- Note 3: Please set a gain level properly in each circuit block according to level diagram in page 14.
- Note 4: RXLPFO pin does not be controlled by setting RXSW=0. It is normally active in RX mode.

| /   |         |      |    |    |    |    |       |     |       |      |
|-----|---------|------|----|----|----|----|-------|-----|-------|------|
|     | Address | Data |    |    |    |    |       |     |       |      |
| A2  | A1      | A0   | D7 | D6 | D5 | D4 | D3    | D2  | D1    | D0   |
| 0 0 |         | 1    | -  | -  | TC | EM | PCONT | SPL | MSKSL | FCLN |
|     | Reset   |      | -  | -  | 1  | 1  | 1     | 1   | 0     | 0    |

2.2) Control Register 2

| Data  | Eurotion                      | Ope           | ration        | Notos |  |
|-------|-------------------------------|---------------|---------------|-------|--|
| Dala  | FUNCTION                      | 0 1           |               | NOLES |  |
| TC    | COMPANDOR                     | OFF (disable) | ON (enable)   |       |  |
| SPL   | Splatter<br>cut-off frequency | 2.55kHz       | 3.0kHz        |       |  |
| MSKSL | MODEM data rate               | 2400bps       | 1200bps       |       |  |
| FCLN  | MODEM flame detect            | ON (enable)   | OFF (disable) |       |  |

| EM  | PCONT | Operation                                        | Notes |
|-----|-------|--------------------------------------------------|-------|
| 1   | 1     | Emphasis : ON (enable) Scrambler : OFF(disable)  |       |
| 0   | 1     | Emphasis : OFF(disable) Scrambler : OFF(disable) |       |
| 0/1 | 0     | Emphasis : OFF(disable) Scrambler : ON (enable)  |       |

#### 2.3) Volume Register 1

|    | Address | Data |    |       |          |    |   |        |     |      |
|----|---------|------|----|-------|----------|----|---|--------|-----|------|
| A2 | A1      | A0   | D7 | D6 D5 | D4 D3 D2 | D1 |   |        |     | D0   |
| 0  | 1       | 0    | -  |       |          |    |   | VR12 V | R11 | VR10 |
|    | Reset   |      | -  | -     | -        | -  | - | 1      | 0   | 0    |

| VR12 | VR11 | VR10 | VR1 Gain (dB) |
|------|------|------|---------------|
| 0 0  |      | 0    | -6.0          |
| 0 0  |      | 1    | -4.5          |
| 0 1  |      | 0    | -3.0          |
| 0 1  |      | 1    | -1.5          |
| 1    | 0    | 0    | 0.0           |
| 10   |      | 1    | +1.5          |
| 11   |      | 0    | +3.0          |
| 1 1  |      | 1    | +4.5          |

#### 2.4) Volume Register 2

| Address Data |    |    |    |    |      |      |      |      |      |      |
|--------------|----|----|----|----|------|------|------|------|------|------|
| A2           | A1 | A0 | D7 | D6 | D5   | D4   | D3   | D2   | D1   | D0   |
| 0            | 1  | 1  | -  | -  | VR25 | VR24 | VR23 | VR22 | VR21 | VR20 |
| Reset        |    | -  | -  | 1  | 1    | 0    | 0    | 0    | 0    |      |

| VR25 | VR2 Gain (dB) |
|------|---------------|
| 0    | -6.0          |
| 1    | 0.0           |

| VR24 VR23 | 8 | VR22 VR21 |   | VR20 | VR2 Gain (dB) |
|-----------|---|-----------|---|------|---------------|
| 0 0       |   | 0 0       |   | 0    | -3.2          |
| 0 0       |   | 0 0       |   | 1    | -3.0          |
| 0 0       |   | 0 1       |   | 0    | -2.8          |
| 0 0       |   | 0 1       |   | 1    | -2.6          |
| 0 0       |   | 1 0       |   | 0    | -2.4          |
| 0 0       |   | 1 0       |   | 1    | -2.2          |
| 0 0       |   | 11        |   | 0    | -2.0          |
| 0 0       |   | 11        |   | 1    | -1.8          |
| 0 1       |   | 0 0       |   | 0    | -1.6          |
| 0 1       |   | 0 0       |   | 1    | -1.4          |
| 0 1       |   | 0 1       |   | 0    | -1.2          |
| 0 1       |   | 0 1       |   | 1    | -1.0          |
| 0 1       |   | 1 0       |   | 0    | -0.8          |
| 0 1       |   | 1 0       |   | 1    | -0.6          |
| 0 1       |   | 11        |   | 0    | -0.4          |
| 0 1       |   | 1 1       |   | 1    | -0.2          |
| 1         | 0 | 0         | 0 | 0    | 0.0           |
| 10        |   | 0 0       |   | 1    | +0.2          |
| 10        |   | 0 1       |   | 0    | +0.4          |
| 10        |   | 0 1       |   | 1    | +0.6          |
| 10        |   | 1 0       |   | 0    | +0.8          |
| 10        |   | 1 0       |   | 1    | +1.0          |
| 10        |   | 11        |   | 0    | +1.2          |
| 10        |   | 11        |   | 1    | +1.4          |
| 11        |   | 0 0       |   | 0    | +1.6          |
| 11        |   | 0 0       |   | 1    | +1.8          |
| 11        |   | 0 1       |   | 0    | +2.0          |
| 11        |   | 0 1       |   | 1    | +2.2          |
| 11        |   | 1 0       |   | 0    | +2.4          |
| 11        |   | 1 0       |   | 1    | +2.6          |
| 11        |   | 11        |   | 0    | +2.8          |
| 11        |   | 1 1       |   | 1    | +3.0          |

#### 2.5) Volume Register 3

|     | Address | Data |    |        |          |         |         |   |   |      |
|-----|---------|------|----|--------|----------|---------|---------|---|---|------|
| A2  | A1      | A0   | D7 | D6 D5  | D4 D3 D2 | D1      |         |   |   | D0   |
| 100 |         |      | -  | VR33 V | R32 VR31 | VR30 VR | 42 VR41 |   |   | VR40 |
|     | Reset   |      | -  | 1      | 0        | 0       | 0       | 1 | 0 | 0    |

| VR33 VR32 |   | VR31 VR30 |   | VR3 Gain (dB) |
|-----------|---|-----------|---|---------------|
| 0 0       |   | 0 0       |   | -4.0          |
| 0 0       |   | 0 1       |   | -3.5          |
| 0 0       |   | 10        |   | -3.0          |
| 0 0       |   | 11        |   | -2.5          |
| 0 1       |   | 0 0       |   | -2.0          |
| 0 1       |   | 0 1       |   | -1.5          |
| 0 1       |   | 10        |   | -1.0          |
| 0 1       |   | 11        |   | -0.5          |
| 1         | 0 | 0         | 0 | 0.0           |
| 10        |   | 0 1       |   | +0.5          |
| 10        |   | 10        |   | +1.0          |
| 10        |   | 11        |   | +1.5          |
| 11        |   | 0 0       |   | +2.0          |
| 11        |   | 0 1       |   | +2.5          |
| 11        |   | 10        |   | +3.0          |
| 11        |   | 11        |   | +3.5          |

| VR42 VR41 |   | VR40 | VR4 Gain (dB) |
|-----------|---|------|---------------|
| 0 0       |   | 0    | -18.0         |
| 0 0       |   | 1    | -4.5          |
| 0 1       |   | 0    | -3.0          |
| 0 1       |   | 1    | -1.5          |
| 1         | 0 | 0    | 0.0           |
| 10        |   | 1    | +1.5          |
| 11        |   | 0    | +3.0          |
| 11        |   | 1    | +4.5          |

|    | Address | Data |     |     |     |     |     |     |     |     |
|----|---------|------|-----|-----|-----|-----|-----|-----|-----|-----|
| A2 | A1      | A0   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| 1  | 0       | 1    | F07 | F06 | F05 | F04 | F03 | F02 | F01 | F00 |
|    | Deast   |      | 4   | 0   | 4   | 0   | 4   | 0   | 0   | 0   |
|    | Reset   |      | I   | 0   |     | 0   | I   | 0   | 0   | 0   |
| 1  | 1       | 0    | F15 | F14 | F13 | F12 | F11 | F10 | F09 | F08 |

#### 2.6) MODEM Register 1,2 (Reset : Low Power Radio)

#### 2.7) Test Register

| Address Data |    |    |      |      |      |      |      |      |      |      |
|--------------|----|----|------|------|------|------|------|------|------|------|
| A2           | A1 | A0 | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
| 1            | 1  | 1  | TST7 | TST6 | TST5 | TST4 | TST3 | TST2 | TST1 | TST0 |
| Reset        |    |    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

| Data Eurotian |           | Ope       | Notoo       |       |
|---------------|-----------|-----------|-------------|-------|
| Dala F        | unction   | 0         | 1           | NOLES |
| TST70         | Test Mode | Test mode | Normal mode |       |

#### 2.8) MODEM Register 3

| Address Data |    |    |     |     |     |     |     |     |     |     |
|--------------|----|----|-----|-----|-----|-----|-----|-----|-----|-----|
| A2           | A1 | A0 | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| -            | -  | -  | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 |

| Data E | unction          | MODEM R       | Notos  |                  |
|--------|------------------|---------------|--------|------------------|
| Dala F |                  | 0             | 1      | NOLES            |
|        | MSKSL="0" 2.4kHz |               | 1.2kHz | RD7 is the first |
| KD70   | MSKSL="1"        | 1.8kHz 1.2kHz |        | received data.   |

## 14. Digital AC timing

#### 1) Serial Interface Timing

| Parameter Symbol                 |      | Min. | Тур.   | Max. | Units |
|----------------------------------|------|------|--------|------|-------|
| Master clock frequency           | fclk |      | 3.6864 |      | MHz   |
| Clock pulse width 1              | ta   | 500  |        |      | nc    |
| Clock pulse width 2              | tb   | 500  |        |      | 115   |
| DI/O Set up time                 | tc   | 100  |        |      | nc    |
| DI/O Hold time                   | td   | 100  |        |      | 115   |
| DIR Set up time                  | te   | 100  |        |      |       |
| DIR Hold time                    | tf   | 100  |        |      | ns    |
| DIR Falling to SCLK Falling time | tg   | 100  |        |      |       |
| SCLK Input rising time           | th   |      |        | 250  | 20    |
| SCLK Input falling time          | ti   |      |        | 250  | ns    |



SCLK waveform

#### 2) MSK Modulator Timing

| Parameter Symbol                                    |                         |     | Min. | Тур.           | Max. | Units |
|-----------------------------------------------------|-------------------------|-----|------|----------------|------|-------|
| TXSW2 Falling to TCLK Rising MSKSL="0"<br>MSKSL="1" |                         | T1  |      | 208.3<br>416.7 | us   |       |
| TCLK Period                                         | MSKSL="0"<br>M SKSL="1" | T2  |      | 416.7<br>833.3 | us   |       |
| TXSW2 Rising to TXSW1 Falling                       |                         | Т3  | 2    |                |      | ms    |
| TDATA Set up time                                   |                         | TS  | 1    |                |      |       |
| TDATA Hold time                                     |                         | TH  | 1    |                |      | us    |
| TDATA Hold time2                                    |                         | TH2 | 2    |                |      |       |



Note: The timing of setting the internal registers TXSW1 and TXSW2 is synchronized with the falling edge of DIR pin.

#### 3) MSK Demodulator Timing

| Parameter Symbol                                                    |          | Min.       | Тур.           | Max. | Units |
|---------------------------------------------------------------------|----------|------------|----------------|------|-------|
| RCLK Period and FD pulse width<br>MSKSL="0"<br>MSKSL="1"            | т        |            | 416.7<br>833.3 | us   |       |
| RDF Falling to SCLK Falling time<br>SCLK Rising to RDF Falling time | tj<br>tk | 100<br>600 |                |      | ns    |





### 15. MSK MODEM Description

 MSK Modulator control flow MSK data transmitter, Modulator interfaces with TCLK, TDATA and MOD pins and also TXRX, TXSW2 and TXSW1 register as below.



- (1) Setting TXRX=0, TXSW2=0 and TXSW1=1, MSK data transmit is provided.
- (2) A 1200/2400Hz clock is put out from TCLK pin. Synchronizing with the rising edge of TCLK, AK2346B reads the MSK transmit data from TDATA pin and puts out them to MOD pin.
- (3) After transmitting the necessary bit number, please set TXSW2=1
- (4) Afterwards, before switching to audio signal mode, please wait for at least 2ms after setting TXSW2=1 to complete sending the MSK data final data bit transmit. Then set TXSW1=1.

2) MSK Demodulator control flow

MSK data receiver, Demodulator interfaces with RXIN, RDF/FD, SCLK, DI/O and DIR pins and also FCLN, FSL, and RXSW registers as below.



- (1) Setting FCLN=0 and FSL=0 for flame detect mode and also SCLK pin sets high level and DIR pin sets low level, RDF/FD pin puts out high level and wait for synchronized frame. (Point A)
- After a synchronized frame is detected, RDF/FD pin works as frame detect (FD) mode.
   FD goes to low level during the period of time "T", then FCLN is sets to "1" automatically.
   (
- (3) Monitoring low level of RDF/FD pin, set RXSW=0 for audio signal mute. Then set FSL=1 for received flag (RDF), signal put out from RDF/FD pin. (Between C and D)

- (4) After 8 bit received data (MD7...0) have been entered to the internal buffer from node RDATA, RDF/FD pin goes to low level as RDF mode. (Point D)
- (5) After CPU detects this low level at RDF/FD pin, please puts in 8 clock to SCLK pin. Then modulated data (RD7...0) put out from DI/O pin synchronized with falling edge of SCLK clock. (Interval E)
- (6) After 8 clock have been put into SCLK pin completely, RDF/FD pin goes to high level that shows all modulated data coming from DI/O pin. (Point F)
- (7) By repeating the steps (4), (5), (6), the data come out from DI/O pin continuously.
- (8) After the necessary data have been read, DIR pin sets to high level and FCLN=0. Then internal node RCLK and RDATA are set to "1" for initializing and system waits for the next synchronization frame data. (Interval G)

This frame detection circuit does not have reset function. In case of stopping the sequence during the steps (1) to (8), please set again from the first step (1). Especially, when RDF/FD pin goes out low level on frame detecting, FCLN register is sets to "1" automatically as written in (2). If you set FCLN=0 during this operation, the date set "0" is ignored. So please set the data again after RDF/FD pin puts out high level.

When frame detection is not used, please set FCLN=1 and FSL=1 from the beginning. In that case, monitoring the low level put out from RDF/FD pin, then puts 8 clock into the SCLK pin as written in step (4). In this sequence, please program the frame detecting operation by microprocessor.

### 16. Recommended External Application Circuits

1) TXA1 Amplifier

This is an operational amplifier required for typical transmit microphone. The gain should be less than 30dB. To eliminate high frequency noise component over than 100kHz from input signal, please compose 1<sup>st</sup> or 2<sup>nd</sup> order anti-aliasing filter. The following simplified schematic shows an example of 2<sup>nd</sup> order anti-aliasing filter that has 30dB gain and 10kHz cut-off frequency.



 EXTLIMIN pin configuration To eliminate an external DC offset must be decoupled by capacitor to signal input.



#### 3) RX A1 Amplifier

This is an operational amplifier suitable for receive gain adjuster and anti-aliasing filter to eliminate high frequency noise component over 100kHz The gain should be less than 20dB. The following simplified schematic shows an example of 2<sup>nd</sup> order anti-aliasing filter that has 20dB gain and 39kHz cut-off frequency.



#### 4) RX A2 Amplifier

This is an operational amplifier suitable for receive gain adjuster and smoothing filter to eliminate 461kHz sampling clock component included in EXPOUT pin. The following simplified schematic shows an example of 1<sup>st</sup> order Low-pass filter that has 0dB gain and 19kHz cut-off frequency.



 Power supply stabilizing capacitors
 To connect capacitors between VDD and VSS pin reduce the ripple and noise included in power supply. These capacitors are mounted close to the device pins.



6) AGND, AGNDIN pin stabilizing Please decouple to VSS level by the 0.3uF or larger capacitor. These capacitors are mounted close to the device pins.



#### 7) Clock Generation

The clock source can be chosen either internally generating with crystal oscillator or externally supplied.

Figure 1 shows internally generating using the on-chip amplifier, a crystal oscillator, resistor and capacitors. AK2346B is designed to get a stable oscillation for the electrical equivalent circuitry of quartz crystal unit: resonance resistance $\leq$ 150 $\Omega$ (Max.) and shunt capacitance $\leq$ 5pF(Max.). Recommended external capacitance is 22pF due not to exceed the load capacitance $\leq$ 16pF (5pF+22pF//22pF). Th ese external components are mounted close to the device pins.

Figure 2 and 3 show externally supplied example of clock generation. The first gate of XIN pin is composed of non-voltage-tracking type amplifier that threshold level is 0.8V. In case the high level of input clock amplitude equals or greater than 1.5V and the low level equals or smaller than 0.5V, recommended configuration is Figure 2.

In case clock peak-to-peak level equals or greater than 0.2V and equals or smaller than 1.0V, recommended configuration is Figure 3.

 $\begin{array}{c} XIN \\ & 22pF \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ &$ 









Figure 3

8) LIMLV pin configuration

LIMLV pin is an adjuster for the limit level of audio signal at baseband. It operates in left open or applying a DC voltage.

In case of left open, limit level sets predetermined value depending on the VDD level, which can be calculated using the following formula:

HVref = 0.256 x (VDD - AGND) [Vo-p]

For example at VDD=3V HVref=0.256 x (3.0 - 1.5)=0.384Vo-p So typical peak-to-peak limit level is calculated as 1.5±0.384Vp-p

In case of applying a DC voltage higher than AGND(=1/2VDD) level, the limit level can be adjusted according to following formula:

For example at VDD=3V, typical limit level: Vlimit is calculated as below.

```
LIMLV = 1.6V \rightarrow Vlimit = 1.5 \pm 0.1V
```

| $1.7V \rightarrow$ | $1.5 \pm 0.2 V$                                    |
|--------------------|----------------------------------------------------|
| 1.8V $\rightarrow$ | $1.5\pm0.3V$                                       |
| 1 .9V $ ightarrow$ | $1.5\pm0.4V$                                       |
| 1 .933V →          | 1.5 $\pm$ 0.433V (corresponding to –6.6dBx (Max.)) |

Limiter circuitry operates at AGND level common. In case of applying a DC voltage usage, recommended external configuration is composed of VDD and AGND level separation with resistors. Typical resistor value is  $R1+R2=51k\Omega$ 



### 17. Packaging

Marking



[Contents of YWWLZ]

- Y: Last digit of calendar year. (Year 2011->1, 2012->2)
- WW: Manufacturing week number.
- L: Lot identification, given to each product lot which is made in a week. LOT ID is given in alphabetical order (A, B, C...).
- Z: Assembly plant code
- 24-pin SSOP Mechanical Outline



### 18. Important Notice

#### IMPORTANT NOTICE

- These products and their specifications are subject to change without notice. When you consider any use or ap plication of these products, please make inquiries the sales office of Asahi Kasei Microdevices Corpo ration (AKM) or au thorized distributors as to current status of the products.
- status of the products. Descriptions of external cir cuits, application circuits, software and ot her related information contained in this document are provided only to ill ustrate the operation and application examples of the semiconductor products. You are fully responsible for the in corporation of these external circuits, application circuits, software and oth er related information in the design of your equipments. AKM assumes no responsibility for any losses incurred by you or third parties arising from the use of these information herein. AKM assumes no liability for infringement of any patent, intellectual property, or other rights in the application or use of such information contained herein. Any exp ort of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. AKM products are neith er intend ed nor a uthorized for use as critical components<sub>Note1</sub> in any safety, life support, or other haz ard related device or system <sub>Note2</sub>, and AKM assumes no responsibility for such use, exc ept for the use approved with the express written consent by Representative Director of AKM. As used here: Note1) A critical component is one whose failure to function or perform may reasonably be

Note1) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of

performance and reliability. Note2) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss

of life or in significant injury or damage to person or property. It is the responsibility of the buyer or distributor of AKM products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.