# Am29C983/Am29C983A # 9-Bit x 4-Port Multiple Bus Exchange #### DISTINCTIVE CHARACTERISTICS - Four bidirectional I/O ports with latches - Replaces several bidirectional latches and transceivers - Permits multiple bus communication - Allows two independent communication channels - TTL compatibility - 9-bit wide ports to handle byte parity - Two selection inputs per port - Independent port interconnect control - Increased flexibility in data routing - Matched port decoding - Simplifies external decode logic - Easily cascadable for wider buses - Latches for incoming and outgoing data - Independent controls permit selective data capture - Ideal for stored operation - Readback feature for system diagnostics ## Glitch-free outputs during power-up/down - No power-up sequencing needed - Ideal for card-edge interface - 48 mA output drive - High-capacitance bus driving - **High-performance CMOS** - Low stand-by power consumption - Two speeds available Am29C983 - 9 ns (typical) port-to-port delay - 10 ns (typical) select-to-port delay Am29C983A - 6 ns (typical) port-to-port delay - 7 ns (typical) select-to-port delay - Available in 68-pin PLCC package and 80-pin PQFP package for commercial applications - Available in 68-pin PGA package for military applications (Am29C983 only) #### **GENERAL DESCRIPTION** The Am29C983/A is a high-speed Multiple Bus Exchange device. It is organized as four 9-bit wide TTL-compatible I/O ports with Output Enable control for each port. Any port can serve either as a source (Input) port or as a destination (Output) port. When the output drivers of a port are disabled (high-impedance state), the port serves as a source port. When the drivers are enabled, the port serves as a destination port. Source port selection is made by two independent Select inputs at each port. This organization offers flexibility in implementing the Am29C983/A as a digital cross-point switch for multiple bus communication in a multiprocessing environment. Each I/O port has an input latch to capture incoming data and an output latch to capture outgoing data. All input and output latches are independently controlled by active-HIGH Latch Enable inputs. This feature can be used to perform stored operation for byte-word compression and expansion to communicate between buses of different widths. Independent port control permits cascading of Am29C983/As for wider buses. All I/O ports go into highimpedance state upon power-down. This feature makes the device ideally suited for card-edge applications. 09485-001B V<sub>CC</sub> ## **DETAILED BLOCK DIAGRAM** 09485E-002C Note: Pin 1 is marked for orientation. 09485-003A Note: Pin 1 is marked for orientation. 09485-014A # PGA (Bottom View) | • | Â | В | С | D | E | F | G | Н | J | K | L | |----|-----------------|-----------------|----------------|-----------------|------------------|----------------|----------------|----------------|----------------|-----------------|-----------------| | 1 | | D <sub>8</sub> | GND | D <sub>5</sub> | D <sub>4</sub> | GND | D <sub>2</sub> | D <sub>0</sub> | S0 D | OEC | | | 2 | ŌED | LEOD | D <sub>7</sub> | D <sub>6</sub> | v <sub>cc</sub> | D <sub>3</sub> | D <sub>1</sub> | S1 D | LEI D | LEOD | С8 | | 3 | SO <sub>A</sub> | LEIA | | | ı | | | | | c <sub>7</sub> | GND | | 4 | A <sub>0</sub> | S1 <sub>A</sub> | | | | | | | | c <sub>6</sub> | C <sub>5</sub> | | 5 | A <sub>2</sub> | A <sub>5</sub> | | | | | | | | C <sub>4</sub> | ٧cc | | 6 | A <sub>3</sub> | GND | | | | | | | | c <sub>3</sub> | GND | | 7 | A <sub>4</sub> | Vcc | | | | | | | | c <sub>1</sub> | c <sub>2</sub> | | 8 | A 5 | A 6 | | | | ÷ | | | | S1 <sub>7</sub> | c <sub>0</sub> | | 9 | GND | A <sub>7</sub> | | | | | | | | LEIC | so <sub>C</sub> | | 10 | A <sub>8</sub> | LEO | LEIE | S1 <sub>E</sub> | 3 B <sub>1</sub> | В3 | Vcc | B <sub>6</sub> | В <sub>7</sub> | LEOB | ŌĒB | | 11 | | ŌĒ <sub>A</sub> | S0B | B <sub>0</sub> | B <sub>2</sub> | GND | B <sub>4</sub> | B <sub>5</sub> | GND | В <sub>8</sub> | . , | Note: Notch indicates orientation. 09485-013A # PIN DESIGNATIONS (Sorted by Pin Number) | PIN NO. | PIN NAME | PIN NO. | PIN NAME | PIN NO. | PIN NAME | PIN NO. | PIN NAME | |---------|------------------|---------|-----------------|---------|------------------|---------|------------------| | A-2 | OE, | B-9 | Α, | F-10 | B <sub>3</sub> | K-4 | C <sub>s</sub> | | A-3 | SO, | B-10 | LEO | F-11 | GND | K-5 | C₄ | | A-4 | A <sub>o</sub> | B-11 | ŌĒ, | G-1 | D <sub>2</sub> | K-6 | C <sub>3</sub> | | A-5 | A <sub>2</sub> | C-1 | GND | G-2 | D <sub>1</sub> | K-7 | C, | | A-6 | A <sub>3</sub> | C-2 | D, | G-10 | V <sub>cc</sub> | K-8 | S1 <sub>c</sub> | | A-7 | A <sub>4</sub> | C-10 | LEIB | G-11 | B <sub>4</sub> | K-9 | LEI <sub>c</sub> | | A-8 | A <sub>5</sub> | C-11 | S0 <sub>s</sub> | H-1 | D <sub>o</sub> | K-10 | LEO | | A-9 | GND | D-1 | D <sub>s</sub> | H-2 | S1 <sub>p</sub> | K-11 | B <sub>8</sub> | | A-10 | A <sub>B</sub> | D-2 | D <sub>6</sub> | H-10 | B <sub>6</sub> | L-2 | C <sub>8</sub> | | B-1 | D <sub>8</sub> | D-10 | S1 <sub>B</sub> | H-11 | B <sub>s</sub> | L-3 | GND | | B-2 | LEO <sub>0</sub> | D-11 | B <sub>o</sub> | J-1 | SO <sub>D</sub> | L-4 | C <sub>5</sub> | | B-3 | LEI | E-1 | D <sub>4</sub> | J-2 | LEI | L-5 | V <sub>cc</sub> | | B-4 | S1, | E-2 | V <sub>cc</sub> | J-10 | В, | L-6 | GND | | B-5 | Α, | E-10 | В, | J-11 | GND | L-7 | C <sub>2</sub> | | B-6 | GND | E-11 | B <sub>2</sub> | K-1 | OE <sub>c</sub> | L-8 | C <sub>0</sub> | | B-7 | V <sub>cc</sub> | F-1 | GND | K-2 | LEO <sub>c</sub> | L-9 | S0 <sub>c</sub> | | B-8 | A <sub>6</sub> | F-2 | D <sub>3</sub> | K-3 | C, | L-10 | ŌĒ, | #### ORDERING INFORMATION #### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: | Valid Combinations AM29C983 JC AM20C983A JC KCAW | | | |----------------------------------------------------|----------|--| | AM29C983 | S | | | AM29C983A | JC, KC/W | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approve Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: | Valid Con | nbinations | |-----------|------------| | AM29C983 | /BZC | #### Military Burn-In Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### **Group A Tests** Group A tests consists of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### PIN DESCRIPTION ## $A_i$ , $B_i$ , $C_i$ , AND $D_i$ (I = 0 through 8) DATA BUS I/O PORTS (INPUT/OUTPUT) These four groups of nine I/O pins are defined as the A, B, C, and D ports respectively. Each port serves as a source (Input) or as a destination (Output). ## $SI_A$ , $SI_B$ , $SI_C$ , and $SI_D$ (I = 0, 1) SOURCE PORT SELECT (INPUTS) Each pair of inputs determines the source of data for the corresponding I/O port when used as a destination port. # LEI<sub>A</sub>, LEI<sub>B</sub>, LEI<sub>C</sub>, and LEI<sub>D</sub> INPUT LATCH ENABLE (INPUTS; ACTIVE HIGH) Each LEI input controls a 9-bit wide latch on the input side of the corresponding I/O port. The latches are transparent when LEI is HIGH and are latched when LEI is LOW. # LEO<sub>A</sub>, LEO<sub>B</sub>, LEO<sub>C</sub>, and LEO<sub>D</sub> OUTPUT LATCH ENABLE (INPUTS; ACTIVE HIGH) Each LEO input controls a 9-bit wide latch on the output side of the corresponding I/O port. The latches are transparent when LEO is HIGH and are latched when LEO is LOW. ## $\overline{OE}_A$ , $\overline{OE}_B$ , $\overline{OE}_C$ , and $\overline{OE}_D$ OUTPUT ENABLE (INPUTS; ACTIVE LOW) Each $\overline{OE}$ input controls the bus drivers of the corresponding I/O port. When $\overline{OE}$ is LOW, data at the output of the Output latches is passed to the bus. When $\overline{OE}$ is HIGH, the bus outputs are in high-impedance state. #### **FUNCTIONAL DESCRIPTION** The Am29C983/A Multiple Bus Exchange consists of four 9-bit I/O ports. Each port has a 9-bit Input latch to capture incoming data and a 9-bit Output latch to capture outgoing data. There are five control inputs associated with each port: two Select inputs for source port selection, two Latch Enable inputs (active HIGH) to control Input and Output latches, and an active LOW Output Enable line to control the bus driver at the I/O port. #### **Port Selection and Control** Each port is independently controlled by means of these five control inputs. If the output drivers of a port are disabled (high-impedance state), that port is an input and can be used as a source port. Incoming data can be captured in the Input latch. At the same time, the data at one of the four internal buses can be transferred to the Output latch under the control of the appropriate Select inputs. If the output drivers are enabled, the port serves as a destination port, transporting the data at the output of its Output latch to the external bus connected to the I/O port. Independent control of Input and Output latches and output drivers permits stored operation at any port. #### **Multiple Bus Communication** Four internal buses serve as pathways for port-to-port connection. By proper choice of source select codes for the ports, the Am29C983/A can be configured in different modes for multiple bus communication. In one mode of operation, two ports can be selected as source ports and the other two as destination ports; thus, two independent bidirectional communication channels are established. In another mode, one port can be selected as the source, and one or more of the other ports can serve as destination ports. Any port not intended as a destination port can be disabled (high-impedance state) by means of its Output Enable control. #### Input and Output Latches The presence of Input and Output latches offers significant flexibility in using the Am29C983/A. Any port can be chosen as the source port to store incoming data in its Input latch. This can then be connected to one or more destination ports. The outgoing data can be further stored in the Output latches for later use; thus there are two stages of data storage between any two ports. This feature can be used in simple store and forward applications, as well as in more sophisticated applications for byte-word compression and expansion. Moreover, the data stored in the Input latch of a port can be "read back" to the same port by choosing it as the destination (its Output latch is transparent). This feature can be used for diagnostics in multiple bus communication. #### **TRUTH TABLES** A. Port Source Selection | S1 <sub>n</sub> | SO <sub>n</sub> | Source | |-----------------|-----------------|--------| | L | L | A Bus | | L | Н | B Bus | | Н | L <sub>,</sub> | C Bus | | Н | Н | D Bus | B. Latch Operation | LEI <sub>n</sub> or LEO <sub>n</sub> | Mode | |--------------------------------------|-------------| | Н | Transparent | | L | Latched | #### C. I/O Port Controls | LEO | ŌĒ | 1/0 | Source of Data | |-----|----|-----|--------------------------| | L | L | Out | Contents of Output Latch | | Н | L | Out | Selected Source Port | | Х | Н | In | | Key: n = A, B, C, or D L = LOW H = HIGH X = Don't Care #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage (V<sub>cc</sub>) -0.5 to 7.0 V DC Input Diode Current $(I_{IK})$ $(V_{IN} < 0 V)$ $(V_{IN} > V_{CC}$ if applicable) -20 mA +20 mA DC Input Voltage (V<sub>IN</sub>) -0.5 to $V_{cc}$ +0.5 V DC Output Diode Current (I<sub>OK</sub>) (V<sub>OUT</sub> < 0 V) (V<sub>OUT</sub> > V<sub>CC</sub> if applicable) DC Output Current per Output Pin: -50 mA +50 mA Storage Temperature reliability. +70 mA SINK -30 mA SOURCE DC Output Voltage (Vout) -0.5 to 7.0 V Total DC Ground Current (I<sub>GND</sub>) 1750 mA Total DC V<sub>cc</sub> Current (I<sub>cc</sub>) 575 mA Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device #### OPERATING RANGES Commercial (C) Devices 0 to +70°C Ambient Temperature (T<sub>A</sub>) +4.5 to +5.5 V Supply Voltage (V<sub>cc</sub>) Military (M) Devices Ambient Temperature (T<sub>a</sub>) -55 to +125°C Supply Voltage (V<sub>cc</sub>) +4.5 to +5.5 V Operating ranges define those limits between which the functionality of the device is guaranteed. ### DC CHARACTERISTICS over operating range unless otherwise specified -65 to +150°C (For APL products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) | AM29C9 | | r | | т . | | |---------------------|--------------------------------------------|-------------------------------------------------------------------------------------------|--------|------|------| | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = 4.5 \text{ V}$ $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OH} = -15 \text{ r}$ | nA 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = 4.5 \text{ V}$<br>$V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 48 \text{ m}.$ | A | 0.5 | V | | V <sub>IH</sub> | Input HIGH Voltage | (Note 1) | 2.0 | | V | | V <sub>IL</sub> | Input LOW Voltage | (Note 1) | | 0.8 | V | | V <sub>ic</sub> | Input Clamp Voltage | $V_{CC} = 4.5 \text{ V, } I_{IN} = -18 \text{ mA}$ | | -1.2 | V | | I <sub>IL</sub> | Input LOW Current<br>(Select Inputs) | V <sub>cc</sub> = 5.5 V, V <sub>IN</sub> = 0 V | | -10 | μ | | l <sub>iH</sub> | Input HIGH Current<br>(Select Inputs) | V <sub>cc</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V | | 10 | μ | | l <sub>ozL</sub> | Off-State Leakage Current (I/O Ports) | V <sub>cc</sub> = 5.5 V, V <sub>OUT</sub> = 0 V | | -20 | μ, | | l <sub>ozh</sub> | Off-State Leakage Current (I/O Ports) | V <sub>cc</sub> = 5.5 V, V <sub>out</sub> = 5.5 V | | 20 | μ, | | I <sub>sc</sub> | Output Short-Circuit Current | V <sub>cc</sub> = 5.5 V, V <sub>out</sub> = 0 V (Note 2) | -60 | | m | | I <sub>cco</sub> | Quiescent Power Supply<br>Current (Note 4) | V <sub>cc</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V or GND<br>Outputs Open | | 1.5 | m | ## **DC CHARACTERISTICS (Continued)** | Parameter<br>Symbol | Parameter DescriptionTest Conditions | | Min. | Max. | Unit | |---------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|----------------| | l <sub>ccT</sub> | Power Supply Current TTL<br>Input HIGH (Note 4) | V <sub>cc</sub> = 5.5 V, V <sub>IN</sub> = 2.4 V<br>Other Inputs at V <sub>cc</sub> or GND | | 3.0 | mA/<br>input | | I <sub>ccD</sub> | Dynamic Power Supply<br>Current (Note 4) | V <sub>cc</sub> = 5.5 V, Outputs Open<br>One Output Toggling (Note 3) | | 500 | μΑ/<br>MHz/Bit | | Parameter<br>Symbol | ParameterDescription | Test Conditions | | Min. | Max. | Unit | |---------------------|-------------------------------------------------|------------------------------------------------------------------|--------------------------|------|------|-------------| | V <sub>oн</sub> | Output HIGH Voltage | $V_{CC} = 4.5 \text{ V}$<br>$V_{IN} = V_{IL} \text{ or } V_{IH}$ | I <sub>OH</sub> = -15 mA | 2.4 | | ٧ | | V <sub>oL</sub> | Output LOW Voltage | $V_{cc} = 4.5 \text{ V}$<br>$V_{IN} = V_{IL} \text{ or } V_{IH}$ | I <sub>OL</sub> = 48 mA | | 0.5 | ٧ | | V <sub>IH</sub> | Input HIGH Voltage | (Note 1) | | 2.0 | | V | | V <sub>IL</sub> · | Input LOW Voltage | (Note 1) | 19 | | 0.8 | ٧ | | V <sub>ic</sub> | Input Clamp Voltage | V <sub>cc</sub> = 4.5 V, I <sub>IN</sub> = - | 18 mA | | -1.2 | ٧ | | I <sub>IL</sub> | Input LOW Current<br>(Select Inputs) | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = | o V | | 10 | μА | | l <sub>iH</sub> | Input HIGH Current<br>(Select Inputs) | V <sub>cc</sub> = 5.5 V, V <sub>IN</sub> = | 5.5 V | | 10 | μА | | l <sub>ozl</sub> | Off-State Leakage Current (I/O Ports) | V <sub>CC</sub> = 5.5 V, V <sub>OUT</sub> = | = 0 V | | -20 | μА | | I <sub>ozh</sub> | Off-State Leakage Current (I/O Ports) | V <sub>cc</sub> = 5.5 V, V <sub>out</sub> : | = 5.5 V | | 20 | μА | | I <sub>sc</sub> | Output Short-Circuit Current | V <sub>cc</sub> = 5.5 V, V <sub>out</sub> :<br>(Note 2) | = 0 V | -60 | | mA | | Icca | Quiescent Power Supply<br>Current (Note 4) | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = Outputs Open | 5.5 V or GND | | 1.5 | mA | | I <sub>CCT</sub> | Power Supply Current TTL<br>Input HIGH (Note 4) | $V_{cc} = 5.5 \text{ V}, V_{IN} = $<br>Other Inputs at $V_{c}$ | 2.4 V<br>c or GND | | 3.0 | mA<br>Inpu | | I <sub>CCD</sub> | Dynamic Power Supply<br>Current (Note 4) | V <sub>cc</sub> = 5.5 V, Outpu<br>One Output Toggl | ıts Open | , | 500 | μA<br>MHz/E | #### Notes: - 1. Input thresholds are tested in combination with other DC parameters or by correlation. - 2. Not more than one output shorted at a time. Duration of short-circuit test not to exceed 100 milliseconds. - 3. Measured at a frequency of < 10 MHz with 50% duty cycle. Unused inputs are at V<sub>cc</sub> or GND. 4. Calculation of total device I<sub>cc</sub>: I<sub>cc</sub> = I<sub>cco</sub> + I<sub>cct</sub> x M<sub>T</sub> x D<sub>H</sub> + I<sub>ccb</sub> x ((C<sub>L</sub> + 91) + 91) x f x N Where C<sub>L</sub> = Load Capacitance in pF per output - ≈ Frequency in MHz - = Average number of outputs switching - M<sub>7</sub> = Number of inputs at logic HIGH - D<sub>H</sub> = Duty cycle for each input HIGH # SWITCHING CHARACTERISTICS over COMMERCIAL operating range unless otherwise specified | Am2 | 9C983 | | | | | | |-----|---------------------|--------------------------------------|---------------------------------------------------|-----|-----|------| | No. | Parameter<br>Symbol | Parameter<br>Description | Test<br>Conditions | Min | Max | Unit | | 1 | . t <sub>PLH</sub> | Propagation Delay<br>Port to Port | | 1.5 | 14 | ns | | 2 | t <sub>PHL</sub> | LEI = HIGH, LEO =<br>HIGH | | 1.5 | 14 | ns | | 3 | t <sub>PLH</sub> | Propagation Delay<br>Select Input to | | 1.5 | 18 | ns | | 4 | t <sub>PHL</sub> | Port LEO = HIGH | | 1.5 | 18 | ns | | 5 | t <sub>PLH</sub> | Propagation Delay<br>LEI to Port | | 1.5 | 18 | ns | | 6 | t <sub>PHL</sub> | LEO = HIGH | 0 50 5 | 1.5 | 18 | ns | | 7 | t <sub>plH</sub> | Propagation Delay | $C_L = 50 \text{ pF}$<br>$R_1 = 500 \text{ Ohms}$ | 1.5 | 14 | ns | | 8 | t <sub>PHL</sub> | LEO to Port | R <sub>2</sub> = 500 Ohms | 1.5 | 14 | ns | | 9 | t <sub>PZH</sub> | Output Enable Time | | 1 | 14 | ns | | 10 | t <sub>PZL</sub> | OE to Port | | 1 | 14 | ns | | 11 | t <sub>PHZ</sub> | Output Disable Time | | 0 | 12 | ns | | 12 | t <sub>PLZ</sub> | OE to Port | | 0 | 12 | ns | | 13 | ts | Port to LEI Setup | | 2 | | ns | | 14 | t <sub>h</sub> | Port to LEI Hold | 1 | 3 | | ns | | 15 | t <sub>s</sub> | Port to LEO Setup | † | 4.5 | | ns | | 16 | t <sub>h</sub> | Port to LEO Hold | | 1.5 | | ns | | 17 | t <sub>s</sub> | Select to LEO Setup | · . | . 6 | | ns | | 18 | t <sub>h</sub> | Select to LEO Hold | 1 | 0 | | ns | | 19 | t <sub>s</sub> | LEI to LEO Setup | ] | 6 | | ns | | 20 | t <sub>h</sub> | LEI to LEO Hold | 1 | 0 | | ns | | 21 | t <sub>PWH</sub> | LEI, LEO Pulse<br>Width HIGH | | 6 | | ns | # SWITCHING CHARACTERISTICS over MILITARY operating range unless otherwise specified (for APL products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted) | Am29 | C983 | | | Military | | | | |------|---------------------|--------------------------------------|------------------------------------------------------|----------|-----|------|--| | No. | Parameter<br>Symbol | Parameter<br>Description | Test<br>Conditions | Min | Max | Unit | | | 1 | t <sub>eur</sub> | Propagation Delay<br>Port to Port | | 1.0 | 16 | ns | | | 2 | t <sub>PHL</sub> | LEI = HIGH, LEO =<br>HIGH | | 1.0 | 16 | ns | | | 3 | t <sub>pLH</sub> | Propagation Delay<br>Select Input to | | 1.0 | 20 | ns | | | 4 | t <sub>PHL</sub> | Port LEO = HIGH | | 1.0 | 20 | nsi | | | 5 | ţ <sub>PUI</sub> | Propagation Delay<br>LEI to Port | | 1.0 | 20 | ns | | | 6 | t<br>PHL | LEO = HIGH | | 1.0 | 20 | ns | | | 7 | ţ <sub>PLH</sub> | Propagation Delay | C <sub>L</sub> = 50 pF | 1.0 | 16 | ns | | | 8 | ţ <sub>PHL</sub> | LEO to Port | $R_1 = 500 \text{ Ohms}$<br>$R_2 = 500 \text{ Ohms}$ | 1.0 | 16 | ns | | | 9 | t<br>.PZH | Output Enable Time | n <sub>2</sub> = 500 Onns | 1.5 | 16 | ns | | | 10 | t <sub>PZL</sub> | OE to Port | · | 1.0 | 16 | ns | | | 11 | t <sub>PHZ</sub> | Output Disable Time | | 0 | 14 | ns | | | 12 | t <sub>PLZ</sub> | OE to Port | | 0 | 14 | ns | | | 13 | t | Port to LEI Setup | | 3 | | ns | | | 14 | t <sub>h</sub> | Port to LEI Hold | | 4 | - | ns | | | 15 | ts | Port to LEO Setup | | 5.5 | | ns | | | 16 | t <sub>h</sub> | Port to LEO Hold | 1 | 2.5 | | ns | | | . 17 | t, | Select to LEO Setup | 1 | 7 | | ns | | | 18 | t <sub>h</sub> | Select to LEO Hold | | 1 | | ns | | | 19 | ts | LEI to LEO Setup | 1 | 7 | | ns | | | 20 | t <sub>h</sub> | LEI to LEO Hold | 1 | 1 | | ns | | | 21 | t <sub>pwh</sub> | LEI, LEO Pulse<br>Width HIGH | | 7 | | ns | | # SWITCHING CHARACTERISTICS over COMMERCIAL operating range unless otherwise specified | Am29C983A | | | | | | | |-----------|---------------------|--------------------------------------|-----------------------------------------------------|-----|----------|------| | No. | Parameter<br>Symbol | Parameter<br>Description | Test<br>Conditions | Min | Max | Unit | | 1 | t <sub>PLH</sub> | Propagation Delay Port to Port | | 1.5 | 10 | ns | | 2 | t <sub>PHL</sub> | LEI = HIGH, LEO =<br>HIGH | | 1.5 | 10 | ns | | 3 | t <sub>PLH</sub> | Propagation Delay<br>Select Input to | | 1.5 | 11 | ns | | 4 | t <sub>PHL</sub> | Port LEO = HIGH | C <sub>L</sub> = 50 pF<br>R <sub>1</sub> = 500 Ohms | 1.5 | 11 | ns | | 5 | t <sub>PLH</sub> | Propagation Delay<br>LEI to Port | | 1.5 | 12 | ns | | 6 | t <sub>PHL</sub> | LEO = HIGH | | 1.5 | 12 | ns | | 7 | t <sub>PLH</sub> | Propagation Delay | $R_1 = 500 \text{ Ohms}$ | 1.5 | 10 | ns | | 8 | t <sub>PHL</sub> | LEO to Port | • | 1.5 | 10 | ns | | 9 | t <sub>PZH</sub> | Output Enable Time | | 1 | 10 | ns | | 10 | t <sub>PZL</sub> | OE to Port | | 1 | 10 | ns | | 11 | t <sub>PHZ</sub> | Output Disable Time | | 0 | 9 | ns | | 12 | t <sub>PLZ</sub> | OE to Port | | 0 | 9 | ns | | 13 | t | Port to LEI Setup | | 2 | | ns | | 14 | t <sub>h</sub> | Port to LEI Hold | | 3 | | ns | | 15 | ts | Port to LEO Setup | | 4.5 | | ns | | 16 | t <sub>h</sub> | Port to LEO Hold | | 1.5 | | ns | | 17 | t <sub>s</sub> | Select to LEO Setup | | 6 | | ns | | 18 | t <sub>h</sub> | Select to LEO Hold | 1 | 0 | <u> </u> | ns | | 19 | t <sub>s.</sub> | LEI to LEO Setup | 1 | 6 | | ns | | 20 | t <sub>h</sub> | LEI to LEO Hold | | 0 | | ns | | 21 | t <sub>PWH</sub> | LEI, LEO Pulse<br>Width HIGH | | 6 | | ns | #### **SWITCHING TEST CIRCUIT** 09485-007B #### **SWITCHING TEST WAVEFORMS** 09485-008C #### Propagation Delay — Port-to-Port Propagation Delay — Select-to-Port ## **SWITCHING TEST WAVEFORMS (Continued)** Input and Output Latch Propagation Delay, Setup and Hold Times Minimum Latch Enable Pulse Width 09485-012B **Enable and Disable Times** ## **PHYSICAL DIMENSIONS\*** #### **CGX068** <sup>\*</sup>For reference only. All dimensions are measured in inches unless otherwise specified. BSC is an ANSI standard for Basic Space Centering. # PHYSICAL DIMENSIONS\* PQJ80 14635C BX 44 5/7/92 SG