**Product Standards** ## **Panasonic** AN32257A # INTEGRATED WIRELESS POWER SUPPLY RECEIVER, Qi (WIRELESS POWER CONSORTIUM) COMPLIANAT #### **FEATURES** - Integrated Wireless Power Receiver Solution - Synchronous Full Bridge Rectifier control - Input Voltage Range: VCC: 5 V ~ 19 V - Over Temperature, Voltage, Current protection - Under voltage lockout function - Thermal Shut Down - LED Indicator - I<sup>2</sup>C Interface - Package WLCSP #### DESCRIPTION AN32257A is a Wireless Power System Controller IC which is designed for Qi compliance defined by Version 1.1 of the System Description Wireless Power Transfer, Volume 1 for Low Power from Wireless Power Consortium. AN32257A is a controller IC to be used as the power receiver on a wireless power mobile device. A Qi compliance wireless power mobile device with AN32257A built-in could work with any wireless power base station which is Qi compliance. #### **APPLICATIONS** - · WPC Compliant Receivers - · Cell Phones, Smart Phones - · Headsets - · Digital Cameras - Tablets - · Portable Media Players etc. The product specifications described in this book are subject to change without notice for the product which is currently under development. At the final stage of your design, purchasing, or use of the product, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements. #### AN32257A #### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Rating | Unit | Notes | |--------------------------------|------------------------|---------------|------|-------| | | $V_{RECT}$ | 20 | V | *1 | | Supply voltage | V <sub>EXT</sub> | 6.9 | V | *1 | | | V <sub>VIO</sub> | 6 | V | *1 | | Output Current | I <sub>RECT</sub> | _ | А | *1 | | Operating free-air temperature | T <sub>opr</sub> | - 30 to + 85 | °C | *2 | | Storage temperature | T <sub>stg</sub> | - 50 to + 125 | °C | *2 | | ESD | HBM (Human Body Model) | TBD | kV | _ | Notes) This product may sustain permanent damage if subjected to conditions higher than the above stated absolute maximum rating. This rating is the maximum rating and device operating at this range is not guarantee able as it is higher than our stated recommended operating range. When subjected under the absolute maximum rating for a long time, the reliability of the product may be affected. #### POWER DISSIPATION RATING | PACKAGE | $\theta_{JA}$ | PD ( Ta = 25 °C) | PD ( Ta = 85 °C ) | Notes | |-----------|---------------|------------------|-------------------|-------| | WLCSP Typ | TBD °C / W | TBD W | TBD W | *1 | Note). For the actual usage, please refer to the PD-Ta characteristics diagram in the package specification, follow the power supply voltage, load and ambient temperature conditions to ensure that there is enough margin and the thermal design does not exceed the allowable value. #### **CAUTION** Although this has limited built-in ESD protection circuit, but permanent damage may occur on it. Therefore, proper ESD precautions are recommended to avoid electrostatic damage to the MOS gates #### RECOMMENDED OPERATING CONDITIONS | Parameter | Pin Name | Min. | Тур. | Max. | Unit | Notes | |----------------------|-------------------|----------|------|------|------|-------| | | V <sub>RECT</sub> | 4.4 | 8 | 19 | | | | Supply voltage range | V <sub>EXT</sub> | 4.4 | 5 | 6 | V | *1 | | | V <sub>VIO</sub> | 3.2(TBD) | 3.3 | 5.5 | | | Note) Do not apply external currents and voltages to any pin not specifically mentioned. Voltage values, unless otherwise specified, are with respect to GND. \*1 : The values under the condition not exceeding the above absolute maximum ratings and the power dissipation. <sup>\*1:</sup>The values under the condition not exceeding the above absolute maximum ratings and the power dissipation. <sup>\*2:</sup>Except for the power dissipation, operating ambient temperature, and storage temperature, all ratings are for Ta = 25 °C. ### AN32257A #### **ELECRTRICAL CHARACTERISTICS** Cout = 4.7 $\mu$ F, V<sub>RECT</sub> = 8 V, T<sub>a</sub> = 25 °C $\pm$ 2 °C unless otherwise noted. | | Danamatan | 0 | 0 | | Limits | | 11!1 | NI-4- | |-----------------|-------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------|-------| | | Parameter | Symbol | Condition | Min | Тур Мах | | Unit | Note | | Cu | rrent Consumption | | | | | | | | | | Quiescent current | I <sub>STBY</sub> | | | TBD | | mA | _ | | UV | LO | | | | | | | | | | Undervoltage lock-out | V <sub>UVLO</sub> | V <sub>RECT</sub> : 0V -> 5V | 3.99 | 4.2 | 4.41 | V | | | | Hysteresis on UVLO | $V_{UVLOHY}$ | V <sub>RECT</sub> : 5V -> 3V | _ | 0.4 | _ | V | | | οv | /P | | | • | | | • | | | | Input overvoltage threshold | V <sub>OVP</sub> | V <sub>RECT</sub> : 5V -> 19V | 17 | 18 | 19 | V | | | | Hysteresis on OVP | V <sub>OVPOHY</sub> | V <sub>RECT</sub> : 19V -> 5V | _ | 3 | _ | V | | | V <sub>RI</sub> | ECT (5W, LDO 5V mode ) | | | | | | | | | | V <sub>RECT</sub> Threshold1 | V <sub>RECTTH1</sub> | I <sub>LOAD</sub> <125mA(TBD) | | 8 | | V | | | | V <sub>RECT</sub> Threshold2 | V <sub>RECTTH2</sub> | 125mA <i<sub>LOAD&lt;420mA<br/>(TBD)</i<sub> | | 5.4 | | V | | | | V <sub>RECT</sub> Threshold3 | V <sub>RECTTH3</sub> | 420mA <i<sub>LOAD (TBD)</i<sub> | | 5.1 | | V | | | V <sub>RI</sub> | ECT (5W, LDO 7V mode ) | 1 | | | • | | | | | | V <sub>RECT</sub> Threshold4 | V <sub>RECTTH4</sub> | | | TBD | | V | | | | V <sub>RECT</sub> Threshold5 | V <sub>RECTTH5</sub> | | | TBD | | V | | | | V <sub>RECT</sub> Threshold6 | V <sub>RECTTH6</sub> | | | TBD | | V | | | οu | ITPUT | | 1 | | | | | | | | V (EW I DO EV and ) | V <sub>OUT1</sub> | VRECT=8V ,<br>I <sub>LOAD</sub> =10mA | 4.85 | 5 | 5.15 | V | | | | V <sub>OUT</sub> (5W, LDO 5V mode ) | V <sub>OUT2</sub> | VRECT=5.1V ,<br>I <sub>LOAD</sub> =1000mA | 4.76 | _ | _ | V | | | | V <sub>OUT</sub> (5W, LDO 6V mode ) | V <sub>OUT3</sub> | VRECT=9V ,<br>I <sub>LOAD</sub> =10mA<br>C <sub>OUT</sub> = 10µF | | 6 | | V | | | | V <sub>OUT</sub> (5W, LDO 7V mode ) | V <sub>OUT4</sub> | $\label{eq:VRECT=10V} \begin{split} & \text{VRECT=10V} \;, \\ & \text{I}_{\text{LOAD}} \text{=} 10 \text{mA} \\ & \text{C}_{\text{OUT}} \text{=} 10 \mu \text{F} \end{split}$ | | 7 | | V | | ### AN32257A #### **ELECRTRICAL CHARACTERISTICS** (Continue) Cout = 4.7 $\mu$ F, $V_{RECT}$ = 8 V, $T_a$ = 25 °C $\pm$ 2 °C unless otherwise noted. | B | 0 1 1 | 0 !!!! | | Limits | | | | |-------------------------------------------------------|-------------------|---------------------------------------------------|------|--------|------|------|------| | Parameter | Symbol | Condition | Min | Тур | Max | Unit | Note | | Temperature Detector [Thermistor : EF | RTJ0EV104I | <del>-</del> | | | | | | | Over-temperature Detection Voltage | V <sub>TH</sub> | 60 °C detection<br>VTHR: TBD kohm (±1%) | | TBD | | V | _ | | Over-current protection | I | | | | | | | | Over-current threshold voltage | V <sub>OCP</sub> | Difference Voltage<br>between VRECT and<br>ISENSE | | TBD | | V | _ | | Thermal protection | • | | | | | | | | Thermal shutdown temperature | T <sub>j</sub> | _ | _ | TBD | _ | | _ | | Thermal shutdown hysteresis | T <sub>jhys</sub> | _ | _ | TBD | _ | | _ | | Ext detector | | | | • | | | | | $V_{\scriptscriptstyle EXT}$ Rising threshold voltage | $V_{EXTTH}$ | _ | 3.99 | 4.2 | 4.41 | | _ | | V <sub>EXT</sub> hysteresis | $V_{EXTHY}$ | _ | _ | 0.4 | _ | | _ | | Termination (FULLCH) | | | | | | | | | High input threshold (Termination) | V <sub>IH1</sub> | _ | 2.0 | _ | _ | V | _ | | Low input threshold | $V_{IL1}$ | _ | -0.2 | _ | 0.2 | V | _ | | Termination (SELVER) | | | | | | | | | High input threshold (Termination) | V <sub>IH1</sub> | _ | 2.0 | _ | _ | V | _ | | Low input threshold | $V_{\rm IL1}$ | _ | -0.2 | _ | 0.2 | V | _ | | Termination (SELHP) | | | | | | | | | High input threshold (Termination) | V <sub>IH1</sub> | _ | 2.0 | _ | _ | V | _ | | Low input threshold | $V_{\rm IL1}$ | _ | -0.2 | _ | 0.2 | V | _ | | Termination (SELOSR) | | | | | | | | | High input threshold (Termination) | V <sub>IH1</sub> | _ | 2.0 | _ | _ | V | _ | | Low input threshold | $V_{\rm IL1}$ | _ | -0.2 | _ | 0.2 | V | _ | | Termination (NFC) | | | | | | | | | High input threshold (Termination) | V <sub>IH1</sub> | _ | 2.0 | _ | | V | _ | | Low input threshold | V <sub>IL1</sub> | _ | -0.2 | _ | 0.2 | V | _ | | Termination (SELHV) | | | | | | | | | High input threshold (Termination) | V <sub>IH1</sub> | _ | 2.9 | _ | _ | V | _ | | Low input threshold | V <sub>IL1</sub> | _ | -0.2 | _ | 0.5 | V | _ | ### AN32257A #### **ELECRTRICAL CHARACTERISTICS** (Continue) Cout = 4.7 $\mu\text{F},\,\text{V}_{\text{RECT}}\,\text{=}\,\,8$ V, $\text{T}_{\text{a}}$ = 25 °C $\pm$ 2 °C unless otherwise noted. | | Parameter | Symbol | Condition | | Limits | | Unit | Note | |----|------------------------------------|---------------------|------------------------------------|--------------------------|---------|--------------------------|------|------| | | Parameter | Symbol | Condition | Min | Min Typ | | Unit | Note | | Те | rmination (EXTCLK) | | | | | | | | | | High input threshold (Termination) | V <sub>IH1</sub> | V <sub>IO</sub> = 3.3V | V <sub>IO</sub><br>× 0.7 | _ | _ | V | | | | Low input threshold | V <sub>IL1</sub> | V <sub>IO</sub> = 3.3V | -0.2 | _ | V <sub>IO</sub><br>× 0.3 | V | _ | | Те | rmination (OUTHP) | | | | | | | | | | Output High level | V <sub>OH</sub> | $V_{IO} = 3.3V$ $I_{OUTHP} = -2mA$ | V <sub>IO</sub> × 0.8 | _ | _ | V | _ | | | Output Low level | V <sub>OL</sub> | $V_{IO} = 3.3V$ $I_{OUTHP} = +2mA$ | -0.2 | _ | V <sub>IO</sub><br>× 0.2 | V | _ | | Те | rmination (ENI2C) | | | | | | | | | | Output High level | V <sub>OH</sub> | $V_{IO} = 3.3V$ $I_{ENI2C} = -2mA$ | V <sub>IO</sub> × 0.8 | _ | _ | V | | | | Output Low level | V <sub>OL</sub> | $V_{IO} = 3.3V$ $I_{ENI2C} = +2mA$ | -0.2 | _ | V <sub>IO</sub><br>× 0.2 | V | _ | | LE | DCNT | | | | | | | | | | LET Sat | LED <sub>SAT</sub> | I <sub>LED</sub> = 20mA | _ | _ | 0.5 | V | _ | | | LED Leak | LED <sub>LEAK</sub> | LED = 7.5V | _ | _ | 10 | uA | _ | #### AN32257A #### **ELECRTRICAL CHARACTERISTICS** (Continue) Cout = 4.7 $\mu$ F, V<sub>RECT</sub> = 8 V, T<sub>a</sub> = 25 °C $\pm$ 2 °C unless otherwise noted. | | Dovemeter | Cumbal | Condition | | Limits | | Unit | Note | |-----|--------------------------------------|--------|-------------------------------------------------------|-----------------------|--------|-----------------------------|------|------| | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | Note | | 120 | bus (Internal I/O stage characterist | tics) | | | | | | | | | Low-level input voltage | VIL1 | Voltage which is recognized as SDA and SCL Low Level | -0.5 | _ | 0.3 ×<br>V <sub>IO</sub> | V | *1 | | | High-level input voltage | VIH1 | Voltage which is recognized as SDA and SCL High Level | 0.7 × V <sub>IO</sub> | _ | V <sub>IOmax</sub><br>+ 0.5 | V | *1 | | | SDA<br>Low-level output voltage 1 | VOL1 | V <sub>IO</sub> > 3 V<br>SDA(sink current) = 3 mA | 0 | _ | 0.4 | V | _ | | | SDA<br>Low-level output voltage 2 | VOL2 | V <sub>IO</sub> < 3 V<br>SDA(sink current) = 3 mA | 0 | _ | 0.2 ×<br>V <sub>IO</sub> | V | _ | | | Input current each I/O pin | IL | SCL, SDA = $0.1 \times V_{IO}$ to $0.9 \times V_{IO}$ | -10 | _ | 10 | mA | _ | | | SCL clock frequency | FOSC | _ | 0 | _ | 400 | kHz | _ | Note) \*1 : The input threshold voltage of I<sup>2</sup>C bus (Vth) is linked to V<sub>IO</sub> (I<sup>2</sup>C bus I/O stage supply voltage). In case the pull-up voltage is not $V_{IO}$ , the threshold voltage (Vth) is fixed to (( $V_{IO}$ / 2) $\pm$ (Schmitt width) / 2 ) and High-level, Low-level of input voltage are not specified. In this case, pay attention to Low-level (max.) value ( $V_{\text{ILmax}}$ ). It is recommended that the pull-up voltage of $\ ^{12}C$ bus is set to the $\ ^{12}C$ bus I/O stage supply voltage ( $\ ^{12}C$ ). #### Slave address | Α7 | A6 | A5 | A4 | АЗ | A2 | A1 | |----|----|----|----|----|----|----| | 0 | 0 | 1 | 0 | 0 | 1 | 0 | ### AN32257A ## **Panasonic** #### **Pin Layout** ### **Top View** | Α | TEST2 | GND | PGA<br>TE | OUT | TD2 | TD1 | DT2L | |---|--------------|---------------|---------------|------------|---------------|---------|-------------| | В | GND | EXT<br>CNT | EXT | SCL | SDA | (DET IN | DT1L | | С | ISEN<br>SE2 | VTH | VREG<br>34V_S | EXT<br>CLK | FCC<br>NT | (ILIM) | SC2 | | D | ISEN<br>SE_S | MEM<br>BAT | TEST1 | SC2_S | VREG<br>47V_S | VIO | SC1 | | E | | ISEN<br>SE_S1 | SEL<br>VER | GND | (FULL<br>CH | FOD | DT2H | | F | (ISEN<br>SE1 | OUT<br>HP | SEL<br>HP | (SEL OSR) | NFC | EN I2C | <b>DT1H</b> | | G | VRE<br>CT | SEL<br>HV | VREG<br>34V | LED | VREG<br>47V | BT1 | BT2 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | ### AN32257A #### **Pin Function** | Pin No. | Pin name | Type | Description | |--------------|---------------|-----------------|--------------------------------------------------------------| | A1 | TEST2 | I | TEST Pin | | A2,B1,<br>E4 | GND | GND | GND Pin | | A3 | PGATE | O | LDO Control Switch Pin | | A4 | OUT | I | LDO Feed back Pin | | A5 | TD2 | О | Driving Load Capacity for Transmit Pin | | A6 | TD1 | О | Driving Load Capacity for Transmit Pin | | A7 | DT2L | О | Rectification Low side Switch Gate Control Pin | | B2 | EXTCNT | О | External Switch control Pin | | В3 | EXT | Power<br>Supply | External Input Pin for Detection | | B4 | SCL | I | I2C clock input Pin | | B5 | SDA | I/O | I2C data input/output Pin | | В6 | DETIN | I | Wave shaping Pin | | В7 | DT1L | О | Rectification Low side Switch Gate Control Pin | | C1 | ISENSE2 | I | Current Sense Pin2 | | C2 | VTH | I | Thermistor Connection Pin for abnormal temperature detection | | СЗ | VREG34V<br>_S | О | Internal Regulator Output Pin | | C4 | EXTCLK | I | External CLK Input Pin | | C5 | FCCNT | I | Full-Charge Control Pin | | C6 | ILIM | I | Programming Pin for the over current limit. | | C7 | SC2 | I | Rectification Detection Pin | | D1 | ISENSE1_S | I | Current Sense Pin1 | | D2 | MEMBAT | O | Random Number Memory Time Adjustment Pin | | D3 | TEST1 | O | TEST Pin | | D4 | SC2_S | I | Rectification Detection Pin | | D5 | VREG47V<br>_S | O | Internal Regulator Output Pin | | D6 | VIO | Power<br>Supply | I2C Interface Power Supply Pin | | D7 | SC1 | I | Rectification Detection Pin | Note). Refer to a "Detail Description" and the "Application Information" for detailed information. ### AN32257A #### **Pin Function** | Pin No. | Pin name | Type | Description | |---------|------------|--------------|-------------------------------------------------| | E2 | ISENSE1_S1 | Ι | Current Sense Pin | | E3 | SELVER | I | Select WPC Version | | E5 | FULLCH | I | Full-Charge Signal Pin | | E6 | FOD | О | FOD Correction Pin | | E7 | DT2H | О | Rectification High side Switch Gate Control Pin | | F1 | ISENSE1 | I | Current Sense Pin | | F2 | OUTHP | О | Output Enable 10W mode Pin | | F3 | SELHP | I | Select Power 5W or 10W mode Pin | | F4 | SELOSR | I | Select Outside Sense Resistor | | F5 | NFC | I | NFC Pin | | F6 | ENI2C | О | Enable to read or write I2C Pin | | F7 | DT1H | О | Rectification High side Switch Gate Control Pin | | G1 | VRECT | Power Supply | Supply Voltage Pin (from Rectifier Circuit) | | G2 | SELHV | I | Select Output Voltage(5V,6V or 7V) Pin | | G3 | VREG34V | О | Internal Regulator Output Pin | | G4 | LED | О | LED Driver Pin | | G5 | VREG47V | О | Internal Regulator Output Pin | | G6 | BT1 | О | Boot Strap Pin | | G7 | BT2 | 0 | Boot Strap Pin | ### AN32257A ## **Panasonic** #### **FUNCTIONAL BLOCK DIAGRAM: Composition corresponding to 5W** ### **FUNCTIONAL BLOCK DIAGRAM: Composition corresponding to 10W** ### AN32257A ### PACKAGE INFORMATION (Reference Data) Package Code: XBGA048-W-3232AEL Unit: mm #### The reference spec. of PCB & Mask for WLCSP ver.1.0 Semiconductor Business Group Industrial Devices Company Panasonic Co.,Ltd. #### [PKG section figure] | Collation letter | Name | |------------------|------------| | D | PKG length | | E | PKG width | #### [ Reference spec.] | Name | Symbol | | Referen | ice spec. | | |----------------------|--------|-----------|-----------|-----------|-----------| | Terminal pitch | e | 0.50 | 0.50 | 0.40 | 0.30 | | PKG land | φf | 0.23 | 0.25 | 0.20 | 0.15 | | Terminal diameter | φb | 0.23 | 0.25/0.31 | 0.20/0.22 | 0.15 | | PCB land diameter | фс | 0.27 | 0.30 | 0.23 | 0.15~0.18 | | Metal mask openning | φd | 0.27 | 0.30 | 0.23 | 0.20~0.23 | | Metal mask thickness | t | 0.08~0.11 | 0.08~0.11 | 0.08~0.11 | 0.08~0.11 | <sup>\*</sup>The above size is calculated based on the experiment results by Panasonic Corporation, and is not intended as a guarantee of mounting reliability. Mounting reliability can vary depending on factors such as the equipment specifications and conditions, material specifications and properties, and environmental conditions. To ensure satisfactory results, your company should evaluate and confirm actual mounting performance. #### AN32257A #### **Functional explanation** - 1. All the functions - Programmable Full Charge control setting - Programmable Over Current Limit - Selectable WPC Version - Selectable Full Charge control through External Pin - Adjustable Foreign Object Detection Threshold - Selectable Power Range 5W or 10W mode - Selectable between Internal/External Sense Resistor - Option to send NFC request - Selectable Output Voltage - Report the frequency of the primary side - Programmable Full Charge Control Setting When the charging current is less than the value set at FCCNT Pin (Pin No. C5). Full Charge will be asserted and the output will be shut-off. Example: By connecting 100k ohms between FCCNT pin and GND, An End Power Transfer Packet indicating Full Charge will be transmitted to the primary side when the charging current is less than or equal to 80mA (approximately) 5secs after charging begin. Note: If this function is not required, it can be disable by connecting FCCNT pin to VREG34V. Programmable Over Current Limit If the output current goes beyond the value set at ILIM pin (Pin No. C6), output will be turned off due to Over-current. Example: By connecting 100k ohms between ILIM pin and GND, End Power Transfer Packet indicating Over Current will be transmitted to the primary side when the output current is more than or equal to 1000mA. Note: If this function is not required, it can be disable by connecting ILIM pin to VREG34V. Under this condition, the default setting, 1500mA and 2500mA for 5W mode and 10W mode respectively for over-current will be set. 4. Selectable WPC Version The WPC version can be selected between version 1.1 to 1.0 by connecting SELVER (Pin No. E3) to GND (Default) or VREG34V respectively. 5. Selectable Full Charge control through External Pin If the FULLCH Pin (No. E5) is supplied an external voltage of level VREG34V, End Power Transfer Packet indication Full Charge will be transmitted to the primary side. Note that this external pin takes priority over the setting at FCCNT Pin. 6. Adjustable Foreign Object Detection Threshold The Received Power value that will be sent to the primary side for Foreign Object Detection can be adjusted through the FOD Pin (Pin No. E6). Example: By connecting 100k ohms between FOD pin and GND, the Received Power that will be transmitted to the primary side will be offset by +0W. Note: If this function is not required, it can be disable by connecting FOD pin to VREG34V. Selectable Power Range 5W or 10W mode The Desired Power can be selected through SELHP (Pin No. F3). By connecting SELHP pin to GND, 5W (Default) will be selected. When SELHP pin is connected to VREG34V, 10W mode will be selected. Note: 10W mode will only operate will the primary side is NN32251A. If the primary side is not NN32251A, it will operate in 5W mode even though SELHP may be set for 10W mode. ### AN32257A #### **Functional explanation (Continue)** 8. Selectable between Internal/External Sense Resistor The current sensing resistors can be selected through SELOSR (Pin No. F4). When SELOSR is tied to GND, Internal sensing resistors (Default) will be used, otherwise, if SELOSR is tied to VREG34V, the sensing resistors shall be external discrete resistor. Note: When set to 10W mode, please tied SELOSR pin to VREG34V so that external sensing resistors can be used. This is reduce the heat generated when using 10W mode. #### 9. Option to send NFC request User has the option to send NFC to the primary side by setting NFC pin (Pin No. F5) to VREG34V level. NFC request will be indicated to the primary side only when the primary side is NN32251A. And, in the event that the primary side support NFC transfer, power will be cut-off to faciliate NFC transfer. #### 10. Selectable Output Voltage Output Voltage can be selected through SELHV (Pin No. G2). The setting is as follows: OPEN:5V GND:7V VREG34V:6V #### 11. Report the frequency of the primary side When an external clock of frequency 4MHz to 19MHz is input through EXTCLK (Pin No. C4), the transmit frequency during charging will be computed and recorded in the internal registers. User can check this value through Serial Bus (I2C). AN32257A #### **Application information** 1. Full charge detection: FCCNT (Pin No. C5) The threshold for full charge current can be preset through FCCNT pin. When the charging current falls below this threshold, full charge will be indicated to the primary side through End Power Transfer Packet. At the same time, the output will be turned off. Note that this happens only 5 seconds after charging begins. This setting for the full charge current can be done through connecting resistor between FCCNT terminal and GND. As an example, when 100kohm is connected between FCCNT terminal and GND, the threshold current is 80mA (Refer to the graph below). When this function is not required, please connect FCCNT terminal directly to VREG34V. FCCNT > 3V : Charging current detection is OFF 2. Over current detection: ILIM (Pin No. C6) The threshold for Over Current Detection can be set through ILIM terminal. As an example, when 100kohm is connected between ILIM terminal and GND, the threshold current will be about 1A. If the current goes beyond 1A under this setting, End Power Transfer Packet will be transmitted to a primary side indicating Over Current. At the same time, the output will be turned off. When this function is not required, please connect ILIM terminal directly to VREG34V. In this case, Over Current threshold will be 1.5A and 2.5A for 5W and 10W mode respectively. ILIM > 3V : Over current detection is OFF AN32257A #### **Application information (Continue)** 3. Foreign Object Detection offset setting: FOD (Pin No. E3) The Foreign Object Detection function was added from WPC Ver.1.1. In WPC ver 1.1, Foreign Object is judged by the Received Power (sent and calculated by secondary side) compared to the Transmitted Power by the primary side. In order to facilitate different structures/housing for the secondary side, AN32257A can add/subtract an offset for the received power through the FOD terminal. As an example, when 100kohm is placed in between FOD terminal and GND, the offset value will be 0 (Refer to the chart below). If this function is not required, please tied the FOD to VREG34V to disable it. FOD > 3V : FOD offset is OFF 4. Frequency of a secondary coil: EXTCLK (Pin No. C4) The frequency of the secondary coil is computed when EXTCLK terminal is provided with a clock frequency of 4MHz ~ 19MHz. The level of the input should be Vin. Subsequent, this computation will begin when register 0Ah is written 01h. The computation takes approximately 3ms. User should read register 09h for the computed value. After which, frequency of the secondary coil can be calculated as follows: Frequency of a secondary coil = Fextclk / FREQCNT[7:0] (Refer to page 28 for more details) ### AN32257A ## **Panasonic** #### **Application information (Continue)** 5. Target control of VRECT voltage. 5W mode OUT=5V setup : SELHV = OPEN Note) The above is a value of reference. Note) The above is a value of reference. Note) The above is a value of reference. ### AN32257A ### **Application information (Continue)** 6. LED Indication | Ctatua | Indication | |----------------------------|------------| | Status | LED | | Standby | OFF | | Charge | ON | | Full Battery Detection | OFF | | External Input Detection | OFF | | Over-current Detection | OFF | | Over-temperature Detection | OFF | ### AN32257A ### **Application information (Continue)** 7. Register MAP Normal register | Oth Part Division Color Colo | Address | R/W | RESET要因 | attribute | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-----------|-----------|----------|------|--------------|---------|----------|------|------|------------------| | Description Control | | R | NRESET | SIGNALSTR | 0 | | | | | | | | | | | | | | 0 | 0 | 0 | | | 0 | 0 | 0 | | Online R | | R | NRESET | EPTP | 0 | 0 | ١ ، | | - | 0 | 0 | | | Initial A | | | | CONTROL | 0 | 0 | | | | | 0 | | | Odh | | R | NRESET | 1 | 0 | 0 | 0 | | | 0 | 0 | 0 | | Initial R | | | | - | | Ŭ | | | | | | | | A | | R | NRESET | 1 | 0 | 0 | 0 | | | 0 | 0 | | | Initial RW | | | | | | | | | NTA[7:0] | | | <u> </u> | | Initial R/W | Initial | R/W | NRESET | | 0 | 1 | 1 | | | 1 | 1 | 0 | | Initial R/W NRESET CONTROL COLTROL | 21h | D.44/ | NECET | CONTROL | | | | CTLPOIN | NTB[7:0] | 1 | | ' | | Initial R/W NRESET POINT C D 1 D D D D D D D D | Initial | R/W | NRESET | POINT B | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | Initial R/W | 22h | DAM | NDECET | CONTROL | | | | CTLPOIN | NTC[7:0] | | | | | Initial R/W NRESET THRESH 1A 0 0 0 0 1 0 0 0 0 0 | Initial | R/VV | INKESET | POINT C | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | Initial R/W | 23h | D/M | NDECET | CURRENT | | | | THRESH | 11A[7:0] | | | | | Initial R/W NRESET THRESH 1B 0 0 0 0 0 1 0 0 0 0 | Initial | R/VV | INKESET | THRESH 1A | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Initial R/W NRESET CURRENT THRESH 2A 0 0 0 0 0 0 0 0 0 | 24h | ₽/M | NRESET | | | | | THRESH | 11B[7:0] | | | , | | Initial R/W NRESET THRESH 2A 0 0 1 1 0 1 1 0 0 1 1 | Initial | IX/VV | MINESET | THRESH 1B | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | Initial 26h | 25h | R/M/ | NRESET | | | | | THRESH | 12A[7:0] | | | | | Initial R/W NRESET THRESH 2B 0 0 1 1 0 0 0 0 0 0 | | | - INCLUE! | THRESH 2A | 0 | 0 | 1 | · | | 1 | 1 | 0 | | Initial | | R/W | NRESET | | | | | | | 1 | | | | Initial W | | | | THRESH 2B | | - | <del> </del> | | | _ | | | | A0h | | w | NRESET | TXEPTP | | | | | | | | | | Initial R/W NRESET SELECT 0 0 0 0 0 0 0 0 0 | | | | | | _ | | | - | | | | | Titial R | | R/W | NRESET | | | | | | | | | | | Initial R | | | | SELECT | 0 | _ | | 0 | 0 | | | 0 | | T2h | | R | NRESET | ID1 | | | | | | | | | | Initial R | | | | | 0 | 0 | 0 | | | 0 | 0 | 1 | | Table Tabl | | R | NRESET | ID2 | 0 | 0 | 1 0 | | | 0 | 0 | | | Initial R | | | | | U | U | U | | | | U | | | 74h Initial R NRESET ID4 EXTID BASIC DEVICE ID[30:24] 1nitial R NRESET ID5 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | R | NRESET | ID3 | 0 | 0 | 1 | | | 1 | 0 | | | Initial R NRESET ID4 0 0 0 0 0 0 0 0 0 | | | | | | U | ' | | | | | <del>' ' </del> | | Total R | | R | NRESET | ID4 | | 0 | 0 | | | | 0 | | | Initial R NRESET ID5 0 0 0 0 0 0 0 0 0 | | | | | <u> </u> | | | | | | | | | T6h | | R | NRESET | ID5 | 0 | 0 | 0 | | | 0 | 0 | | | Initial R NRESET ID6 0 0 0 0 0 0 0 0 0 | | | | | | - | - | | L | - | - | <del>'</del> | | T7h R NRESET ID7 BASIC DEVICE ID[7:0] | | R | NRESET | ID6 | 0 | 0 | 0 | | | 0 | 0 | 0 | | Initial R NRESET ID7 0 0 0 0 0 0 0 0 0 | | | | | - | | | | _ | | - | · | | H R I NRESET I STATE H H H H H H H H H H H H H H H H H H H | | R | NRESET | ID7 | 0 | 0 | 0 | | | 0 | 0 | 0 | | H R I NRESEL I H H H H H H H H H H H H H H H H H H | | | NDEGET | CHARGE | | _ | _ | | _ | | _ | 10W MODE | | Initial N MNDE 0 0 0 0 0 0 | Initial | К | NRESET | MODE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Privilege register | Address | R/W | RESET要因 | attribute | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |----------------|-------|--------------|-----------------|------------|------------|------------------|------------|------------|-----------|-------------------|------------| | 03h | | | CONTROL | CERR7 | CERR6 | CERR5 | CERR4 | CERR3 | CERR2 | CERR1 | CERR0 | | Initial | R/W | PRIVILEGE | ERROR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 04h | | | RECEIVED | RPWR7 | RPWR6 | RPWR5 | RPWR4 | RPWR3 | RPWR2 | RPWR1 | RPWR0 | | Initial | R/W | PRIVILEGE | POWER | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 05h | | | CHARGE | | | | CHGSTA | TUS[7:0] | - | | | | Initial | R/W | PRIVILEGE | STATUS | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 07h | _ | | | VADC7 | VADC6 | VADC5 | VADC4 | VADC3 | VADC2 | VADC1 | VADC0 | | Initial | R | PRIVILEGE | VADC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 08h | _ | BB1) /// EQE | IADO | IADC7 | IADC6 | IADC5 | IADC4 | IADC3 | IADC2 | IADC1 | IADC0 | | Initial | R | PRIVILEGE | IADC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 09h | _ n | PRIVILEGE | EDECONT | | | | FREQC | NT[7:0] | | | | | Initial | R | PRIVILEGE | FREQCNT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0Ah | R/W | PRIVILEGE | EXTCLK | _ | _ | _ | _ | _ | _ | _ | EXTCLKEN | | Initial | IX/VV | PRIVILEGE | ENABLE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 30h | R/W | PRIVILEGE | CTLP 10W | | | | 10WCTLPC | DINTA[7:0] | | | | | Initial | 17/77 | FINIVILLEGE | VRECA | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 31h | R/W | PRIVILEGE | CTLP 10W | | | | 10WCTLPC | DINTB[7:0] | | | | | Initial | 17/41 | INVILLUE | VRECB | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 32h | R/W | PRIVILEGE | CTLP 10W | | | | 10WCTLPC | DINTC[7:0] | | | | | Initial | 1011 | TRIVILLOL | VRECC | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 33h | R/W | PRIVILEGE | CTLP KEY | | _ | _ | | _ | _ | _ | CTLPKEY | | Initial | | | J. L. IXE. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 41h | R/W | PRIVILEGE | FUNCTION | | _ | _ | _ | _ | _ | SETRPWR | SETCE | | Initial | .,,,, | | SET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 42h | R/W | NRESET | POWER PARAMETER | | | | KA[7 | 7:0] | | | | | Initial | 17/77 | MINESET | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | 43h | | | POWER | | | | KB[7 | 7:0] | | | | | Initial | R/W | NRESET | PARAMETER | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 44h | | | POWER | | | - | KC | | | _ | | | | R/W | NRESET | PARAMETER | | | 0 | | T . | | | | | Initial | | | 3 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | 45h | R/W | NRESET | POWER<br>OFFSET | | | | OFFSE | | | | | | Initial | | | OFFSET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 51h | R | PRIVILEGE | CONFIG1 | PWR CLASS1 | PWR CLASS0 | MAXPWR5 | MAXPWR4 | MAXPWR3 | MAXPWR2 | MAXPWR1 | MAXPWR0 | | Initial | | | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | 53h | R/W | PRIVILEGE | CONFIG3 | | _ | _ | _ | _ | COUNT2 | COUNT1 | COUNT0 | | Initial<br>54h | | | | 0 | 0 | 0<br>WINDOW SIZE | 0 | 0 | 0 \ | 0<br>/INDOW OFFSE | 0<br>T | | Initial | R/W | PRIVILEGE | CONFIG4 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 60h | | | | | | | _ | _ | _ | _ | OPTREQ | | Initial | w | AUTORST | OPTREQ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0<br>0 | | 61h | | | | <u></u> | _ | _ | OPTCNT4 | OPTCNT3 | OPTCNT2 | OPTCNT1 | OPTCNT0 | | Initial | R/W | PRIVILEGE | OPTCNT | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 62h | | | | <u>_</u> | | ı v | OPTAD | | | · · · | | | Initial | R/W | PRIVILEGE | OPTADR | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 63h | | | | | , , | , | OPTDAT | | | | · | | Initial | R/W | PRIVILEGE | OPTDATA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 64h | | | | | | , | OPTDAT | | | | | | Initial | R/W | PRIVILEGE | OPTDATA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 65h | | | | | | - | OPTDAT | | - | | - | | Initial | R/W | PRIVILEGE | OPTDATA3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 66h | Da.: | DD0 #: ==== | 0075 :-: | | | | OPTDAT | ΓA4[7:0] | 1 | | | | Initial | R/W | PRIVILEGE | OPTDATA4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 67h | | | | | _ | _ | | OPT4TXWAIT | | | OPT1TXWAIT | | Initial | R | PRIVILEGE | OPTDATTX | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 71h | DA.: | DD0 #: = 0 = | | MAJOR VER3 | MAJOR VER2 | | MAJOR VER0 | MINOR VER | MINOR VER | MINOR VER | MINOR VER | | Initial | R/W | PRIVILEGE | ID1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | - | | | 1 | ### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation | Registe | r Name | | SIGNALSTR | | | | | | | | | | | |----------------|--------|------|-----------|------|------|------|------|------|------|--|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 01h | R | SSV7 | SSV6 | SSV5 | SSV4 | SSV3 | SSV2 | SSV1 | SSV0 | | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | D7-D0: Signal Strength Value (0-255) Signal Strength Value = VRECT Voltage / $20 \times 255$ | Registe | r Name | | RPTP | | | | | | | | | | |------------------------------------------------------------------------------------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | Sub Address R/W D7 D6 D5 D4 D3 D2 D1 | | | | | | D0 | | | | | | | | 02h | R | EPTP7 | ЕРТР6 | EPTP5 | EPTP4 | EPTP3 | EPTP2 | EPTP1 | EPTP0 | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | D7-D0: End Power Transfer Packet The message contained in a "End Power Transfer packet" is shown. 0x00:EXT input detection 0x01: Full charge 0x02: Internal Fault \*\* This can be set by writing 01h to register 27h. 0x03: Over temperature detection 0x04: Over voltage detection 0x05: Over current detection | Registe | r Name | | CONTROLERROR | | | | | | | | | | |----------------|--------|-------|--------------|-------|-------|-------|-------|-------|-------|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 03h | R | CERR7 | CERR6 | CERR5 | CERR4 | CERR3 | CERR2 | CERR1 | CERR0 | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | D7-D0: Control Error Value (-128 - +127) #### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) | Registe | r Name | | RECEIVEDPOWER | | | | | | | | | | | |----------------|--------|-------|---------------|-------|-------|-------|-------|-------|-------|--|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 04h | R | RPWR7 | RPWR6 | RPWR5 | RPWR4 | RPWR3 | RPWR2 | RPWR1 | RPWR0 | | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | D7-D0: Received Power Value(0-255) The time range defined as the Configuration packet shows the average of the Power total amount which the secondary side received. It is an integer of 0 to 255 without a mark. Receiving Power's total amount is calculated below. Received Power = $(RPWR[7:0] / 128) \times (Maximum Power / 2) \times 10^{Power Class} W$ <sup>\*</sup> The Configuration packet defines Maximum Power and Power Class. | Registe | r Name | | CONTROLPOINT A | | | | | | | | | | | |----------------|--------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 20h | R/W | CTLPOINT<br>A7 | CTLPOINT<br>A6 | CTLPOINT<br>A5 | CTLPOINT<br>A4 | CTLPOINT<br>A3 | CTLPOINT<br>A2 | CTLPOINT<br>A1 | CTLPOINT<br>A0 | | | | | | Default | 66h | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | D7-D0: Control Point A(0-255) The target value of VRECT voltage when current is less than 125mA is shown. VRECT voltage is calculated below. VRECT voltage = CTLPOINTA[7:0] $/ 255 \times 20 \text{ V}$ \*Initial value : 8.0 V | Registe | r Name | | CONTROLPOINT B | | | | | | | | | | | |----------------|--------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 21h | R/W | CTLPOINT<br>B7 | CTLPOINT<br>B6 | CTLPOINT<br>B5 | CTLPOINT<br>B4 | CTLPOINT<br>B3 | CTLPOINT<br>B2 | CTLPOINT<br>B1 | CTLPOINT<br>B0 | | | | | | Default | 45h | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | | | | D7-D0: Control Point B(0-255) The target value of VRECT voltage in case current is settled in the range of 125mA to 420mA is shown. VRECT voltage is calculated below. VRECT voltage = CTLPOINTB[7:0] / 255 × 20 V \* Initial value : 5.4 V ### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) | Registe | Register Name | | CONTROLPOINT C | | | | | | | | | | | |----------------|---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 22h | R/W | CTLPOINT<br>C7 | CTLPOINT<br>C6 | CTLPOINT<br>C5 | CTLPOINT<br>C4 | CTLPOINT<br>C3 | CTLPOINT<br>C2 | CTLPOINT<br>C1 | CTLPOINT<br>C0 | | | | | | Default | 41h | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | D7-D0: Control Point C(0-255) The target value of VRECT voltage in case current is more than 420mA is shown. VRECT voltage is calculated below. VRECT voltage = CTLPOINTC[7:0] / $255 \times 20 \text{ V}$ \*Initial value: 5.1 V | Register Name | | | CURRENTTHRESH 1A | | | | | | | | | | | |----------------|-----|---------------|------------------|---------------|---------------|----------|---------------|---------------|---------------|--|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | 23h | R/W | THRESH1A<br>7 | THRESH1A<br>6 | THRESH1A<br>5 | THRESH1A<br>4 | THRESH1A | THRESH1A<br>2 | THRESH1A<br>1 | THRESH1A<br>0 | | | | | | Default | 10h | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | D7-D0: Current thresh 1A(0-255) It is a setting register of a Control Point A/B change current threshold value (higher). A current threshold value is calculated below. Current threshold = THRESH1A[7:0] $/ 255 \times 2$ A \* Initial value : 125mA | Registe | r Name | | | | CURRENTT | THRESH 1B | | | | |----------------|--------|---------------|---------------|---------------|---------------|-----------|---------------|---------------|---------------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 24h | R/W | THRESH1A<br>7 | THRESH1A<br>6 | THRESH1A<br>5 | THRESH1A<br>4 | THRESH1A | THRESH1A<br>2 | THRESH1A<br>1 | THRESH1A<br>0 | | Default | 08h | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | D7-D0 : Current thresh 1B(0-255) It is a setting register of a Control Point A/B change current threshold value (lower). A current threshold value is calculated below. $Current\ threshold = THRESH1B[7:0]\ /\ 255\times 2\ A$ \* Initial value : 60mA ### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) | Registe | r Name | | | | CURRENT | THRESH 2A | | | | |----------------|--------|---------------|---------------|---------------|---------------|-----------|---------------|---------------|---------------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 25h | R/W | THRESH2A<br>7 | THRESH2A<br>6 | THRESH2A<br>5 | THRESH2A<br>4 | THRESH2A | THRESH2A<br>2 | THRESH2A<br>1 | THRESH2A<br>0 | | Default | 36h | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | D7-D0: Current thresh 2A(0-255) It is a setting register of a Control Point B/C change current threshold value (higher). A current threshold value is calculated below. Current threshold = THRESH2A[7:0] / $255 \times 2$ A \* Initial value: 420mA | Registe | er Name | | CURRENTTHRESH 2B | | | | | | | |----------------|---------|---------------|------------------|---------------|---------------|----------|---------------|----------|---------------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | | | | | | 26h | R/W | THRESH2A<br>7 | THRESH2A<br>6 | THRESH2A<br>5 | THRESH2A<br>4 | THRESH2A | THRESH2A<br>2 | THRESH2A | THRESH2A<br>0 | D7-D0: Current thresh 2B(0-255) It is a setting register of a Control Point B/C change current threshold value (lower). A current threshold value is calculated below. Current threshold = THRESH2B[7:0] / $255 \times 2$ A \* Initial value: 380mA | Registe | r Name | | | | TXE | PTP | | | | |----------------|--------|----|----|----|-----|-----|----|----|--------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 27h | W | - | - | - | - | - | - | - | TXEPTP | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0: TXEPTP It is a compulsive transmitting register of an End Power Transfer packet. 0: Normal operation (default) 1 : End Power Transfer packet transmission \* This register will automatically clear after sending the End Power Transfer packet. ### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) | Registe | r Name | | USER MORE SELECT | | | | | | | |----------------|--------|----|------------------|----|----|----|----|----|-----------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 40h | R/W | - | - | - | - | - | - | - | PRIVILEGE | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0: PRIVILEGE This register controls the access to privilege register. 0: Normal register map access only. (default) 1: Access to privilege register and normal register. | Registe | r Name | | ID1 | | | | | | | |----------------|--------|----|-------------|----------|----|----|---------|----------|----| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 71h | R | | MAJOR | VER[3:0] | | | MINOR ' | VER[3:0] | | | Default | 00h | 0 | 0 0 1 0 0 0 | | | | | | 1 | D7-D4: MAJOR VER[3:0] Major Version of the WPC standard to which this LSI corresponds is shown. 0001: Major Version (default) D3-D0: MINOR VER[3:0] Minor Version of the WPC standard to which this LSI corresponds is shown. 0001: Minor Version (default) | Registe | r Name | | | | IC | )2 | | | | | |---------------------------|---------------|----|------------------------|----|----|----|----|----|----|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 72h | R | | MANUFACTURE CODE[15:8] | | | | | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | ID3 | | | | | | | | | Registe | r Name | | | | IC | )3 | | | | | | Registe<br>Sub<br>Address | r Name<br>R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Sub | | D7 | D6 | | | D3 | | D1 | D0 | | REGISTER 72h-73h[7:0] : MANUFACTURE CODE Manufacture Code of Panasonic is shown. 0025: Manufacture Code of Panasonic (default) #### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) **Explanation (Continue)** | Registe | r Name | | | | ID | 4 | | | | | |----------------|---------|-------|------------------------|----|-----------|--------------|--------|----|----|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 74h | R | EXTID | | | BASIO | C DEVICE ID[ | 30:24] | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Registe | r Name | | | | ID | 5 | | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 75h | R | | BASIC DEVICE ID[23:16] | | | | | | | | | Default | 0Xh | 0 | 0 0 0 0 X X X | | | | | | | | | Registe | r Name | | | | IC | 06 | | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 76h | R | | | | BASIC DEV | ICE ID[15:8] | | | | | | Default | XXh | X | X | X | X | X | X | X | X | | | Registe | er Name | | | | IC | )7 | | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 77h | R | | BASIC DEVICE ID[7:0] | | | | | | | | | Default | XXh | X | X X X X X X X X | | | | | | | | REGISTER 74h[7]: Extended ID The identification bit sequence of this LSI is chosen. 0 : Manufacturer Code || Basic Device ID 1 : Manufacturer Code || Basic Device ID || Extended Device Identifier REGISTER 74h-77h Basic Device ID[30:0] Basic Device ID of this LSI is shown. A random number is set to BASIC DEVICE ID [19:0]. | Registe | r Name | | | | CHRGE | MODE | | | | |----------------|--------|----|----|----|-------|------|----|----|---------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 80h | R | - | - | - | - | - | - | - | 10WMODE | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (default) D0:10W MODE It is a register which shows the 10W mode. By setup of SELHP=H, when the primary side corresponds (NN32251A), it becomes "H". 0:5W mode (default) 1:10W mode #### AN32257A #### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Registe | r Name | | | | CONTRO | LERROR | | | | |----------------|--------|-------|-------|-------|--------|--------|-------|-------|-------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 03h | R/W | CERR7 | CERR6 | CERR5 | CERR4 | CERR3 | CERR2 | CERR1 | CERR0 | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D7-D0: Control Error Value (-128 - +127) The contents of the Control Error packet are shown. It is a signed integer of -128 to +127 in the complement form of 2. By set up SETCE (Address41h, bit0) ="H", the Control Error value written in this address is transmit. | Registe | r Name | | | | RECEIVE | DPOWER | | | | |----------------|--------|-------|-------|-------|---------|--------|-------|-------|-------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 04h | R/W | RPWR7 | RPWR6 | RPWR5 | RPWR4 | RPWR3 | RPWR2 | RPWR1 | RPWR0 | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D7-D0: Received Power Value(0-255) The time range defined as the Configuration packet shows the average of the power total amount which the secondary side received. It is an integer of 0 to 255 without a mark. The total amount of receiving power is calculated below. Received Power = $(RPWR[7:0] / 128) \times (Maximum Power / 2) \times 10^{Power Class} W$ By set up SETRPWR (Address41h, bit1) ="H", the Received Power value written in this address is transmit. <sup>\*</sup> The Configuration packet defines Maximum Power and Power Class. ### AN32257A #### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Registe | r Name | | CHARGE STATUS | | | | | | | |----------------|--------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 05h | R/W | CHGSTAT<br>US7 | CHGSTAT<br>US6 | CHGSTAT<br>US5 | CHGSTAT<br>US4 | CHGSTAT<br>US3 | CHGSTAT<br>US2 | CHGSTAT<br>US1 | CHGSTAT<br>US0 | | Default | FFh | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | D7-D0 : Charge Status Value(0-100, 255) The rate to a full charge level is shown. 00000000 : Empty : 01100100 : Full charge 11111111: Charge information cannot be given. (default) | Registe | r Name | | | | CONTRO | LERROR | | | | |----------------|--------|-------|-------|-------|--------|--------|-------|-------|-------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 07h | R | VADC7 | VADC6 | VADC5 | VADC4 | VADC3 | VADC2 | VADC1 | VADC0 | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D7-D0: VRECT Value (0 - +255) The voltage level of VRECT is shown. It is set to VADC[7:0] = FFh at the time of VRECT = 20V. | Registe | r Name | | | | RECEIVE | DPOWER | | | | |----------------|--------|-------|-------|-------|---------|--------|-------|-------|-------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 08h | R | IADC7 | IADC6 | IADC5 | IADC4 | IADC3 | IADC2 | IADC1 | IADC0 | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D7-D0: ISENSE Value (0 - +255) The current level of ISENSE is shown. It is set to IADC[7:0] = FFh at the time of ISENSE current = 2A. ### AN32257A #### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Registe | r Name | | | | FREC | QCNT | | | | |----------------|--------|----------|----------|----------|----------|----------|----------|----------|----------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 09h | R | FREQCNT7 | FREQCNT6 | FREQCNT5 | FREQCNT4 | FREQCNT3 | FREQCNT2 | FREQCNT1 | FREQCNT0 | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D7-D0: Coil Frequency (0-100, 255) The counted value (average of 256 cycles) which counted the coil frequency Fcoil with the EXTCLK\_IN clock is shown. If frequency of EXTCLK\_IN is made into Fext Hz, the coil frequency Fcoil will be calculate below. Fcoil = Fext / FREQCNT[7:0] Hz | Registe | r Name | | | | EXTCLK | ENABLE | | | | |----------------|--------|----|----|----|--------|--------|----|----|--------------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0Ah | R | - | - | - | - | - | - | - | EXTCLKE<br>N | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D0: EXTCLKEN It is the clock input enabling register from EXTCLK\_IN. 0 : EXTCLK\_IN is invalid (default) 1 : EXTCLK\_IN is effective #### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) **Explanation (Continue)** #### Privilege register | Registe | r Name | | CTLP 10W VREC A | | | | | | | | | |----------------|--------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 30h | R/W | 10WCTLPO<br>INTA7 | 10WCTLPO<br>INTA6 | 10WCTLPO<br>INTA5 | 10WCTLPO<br>INTA4 | 10WCTLPO<br>INTA3 | 10WCTLPO<br>INTA2 | 10WCTLPO<br>INTA1 | 10WCTLPO<br>INTA0 | | | | Default | 66h | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | D7-D0: 10W Control Point A(0-255) In 10W mode, the target value of VRECT voltage of conditions with less current than 125mA is shown. VRECT voltage is calculate below. VRECT voltage = $10WCTLPOINTA[7:0] / 255 \times 20 V$ \*Initial value: 8.0 V | Registe | r Name | | | | CTLP 10V | CTLP 10W VREC C | | | | | |----------------|--------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 31h | R/W | 10WCTLPO<br>INTB7 | 10WCTLPO<br>INTB6 | 10WCTLPO<br>INTB5 | 10WCTLPO<br>INTB4 | 10WCTLPO<br>INTB3 | 10WCTLPO<br>INTB2 | 10WCTLPO<br>INTB1 | 10WCTLPO<br>INTB0 | | | Default | 66h | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | D7-D0: 10W Control Point B(0-255) In 10W mode, the target value of VRECT voltage of conditions with current for 125mA to 420mA is shown. VRECT voltage is calculate below. VRECT voltage = $10WCTLPOINTB[7:0] / 255 \times 20 V$ \*Initial value: 5.4 V | Registe | r Name | | | | CTLP 10V | V VREC C | | | | |----------------|--------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 32h | R/W | 10WCTLPO<br>INTC7 | 10WCTLPO<br>INTC6 | 10WCTLPO<br>INTC5 | 10WCTLPO<br>INTC4 | 10WCTLPO<br>INTC3 | 10WCTLPO<br>INTC2 | 10WCTLPO<br>INTC1 | 10WCTLPO<br>INTC0 | | Default | 41h | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | D7-D0: 10W Control Point C(0-255) In 10W mode, the target value of VRECT voltage of conditions with more current than 420 mA is shown. VRECT voltage is calculate below. VRECT voltage = $10WCTLPOINTC[7:0] / 255 \times 20 V$ \*Initial value: 5.1 V #### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Registe | er Name | | CTLP KEY | | | | | | | | | | |----------------|---------|----|----------|----|----|----|----|----|---------|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 33h | R/W | - | - | - | - | - | - | - | CTLPKEY | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | D0:CTLPKEY A setup of Control Error in the 10W mode is chosen in a default or a register (Address 30h, 31h, 32h). 0 : Resistor invalid (default) 1: Resistor effective | Registe | r Name | | | | FUNCTI | ON SET | | | | |----------------|--------|----|----|----|--------|--------|----|---------|-------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 41h | R/W | - | - | - | - | - | - | SETRPWR | SETCE | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### D1: SETRPWR It is a register which transmits the Received Power value set as RPWR [7:0] (Address 04h). - 0 : Normal operation (default) - 1: The Received Power value set as RPWR [7:0] is transmit. #### D0 : SETCE It is a register which transmits the Control Error value set as CERR [7:0] (Address 03h). - 0 : Normal operation (default) - 1: The Control Error value set as CERR [7:0] is transmit. - \* This register is not an auto clearance. <sup>\*</sup> This register is not an auto clearance. AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Registe | r Name | | | | POWER PAI | RAMETER 1 | | | | |----------------|--------|-------------|-------------------------|----|-----------|-----------|----|----|----| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 42h | R/W | | | | KA[ | 7:0] | | | | | Default | 0Ch | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | Registe | r Name | | | | POWER PAI | RAMETER 2 | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 43h | R/W | | KB[7:0] | | | | | | | | Default | 01h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Registe | r Name | | | | POWER PAI | RAMETER 3 | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 44h | R/W | | | | KC | [7:0] | | | | | Default | 0Fh | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Registe | r Name | | | | POWER | OFFSET | | | | | Sub<br>Address | R/W | D7 | D7 D6 D5 D4 D3 D2 D1 D0 | | | | | | | | 45h | R/W | OFFSET[7:0] | | | | | | | | | Default | 00h | 0 | 0 0 0 0 0 0 0 | | | | | | | REGISTER 42h, 43h, 44h, 45h: Power Parameter Received Power is rectified by the following formulas and the above-mentioned register expresses each coefficient with this LSI. Received Power = (VRECT Value + $4 \times KA$ ) $\times$ ISENSE Value / $1024 + ISENSE Value^2 / <math>1024 \times KB / 256 + OFFSET + KC$ #### AN32257A #### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Registe | r Name | | | | CON | FIG1 | | | | |----------------|--------|---------------|---------------|---------|---------|---------|---------|---------|---------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 51h | R | PWRCLAS<br>S1 | PWRCLAS<br>S0 | MAXPWR5 | MAXPWR4 | MAXPWR3 | MAXPWR2 | MAXPWR1 | MAXPWR0 | | Default | 0Ah | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | D7-D6: Power Class It is a register which shows Power Class. In WPC Version 1.1, it is set as "0". D5-D0: Maximum Power It is a register which shows the maximum power supplied to the output of the rectifier which a secondary side expects. The maximum power is calculated as follows. Maximum Power = $(MAXPWR[5:0] / 2) \times 10^{PWRCLASS[1:0]} W$ By this LSI, MAXPWR [5:0] is one of the two following values. $\begin{array}{ll} 001010: \;\; Maximum \; Power = 5W \quad (default) \\ 010100: \;\; Maximum \; Power = 10W \;\; (10W \; mode) \end{array}$ | Registe | r Name | | | | CON | FIG 3 | | | | |----------------|--------|----|----|----|-----|-------|--------|--------|--------| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 53h | R/W | - | - | - | - | - | COUNT2 | COUNT1 | COUNT0 | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D2-D0: Count It is a register which shows the number of the Optional (Power Control Hold-off time) packets which transmit by a Identification & configuration phase. Before Identification packet transmission, when numerical values other than "000" are set to this register, the Power Control Hold-off time packet of the number of times of setting up is transmit. 000: Optional packet does not transmit. (default) 001: Power Control Hold-off time packet is transmitted once. 010: Power Control Hold-off time packet is transmitted twice. : : 111: Power Control Hold-off time packet is transmitted 7 times. \*The Power Control Hold-off time value transmitted is 05h fixation. #### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Register Name | | CONFIG 4 | | | | | | | | | | |----------------|-----|----------|-----------------|----|----|----|----|-----------|-------|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 54h | R/W | | WINDOWSIZE[4:0] | | | | | DOWOFFSET | [2:0] | | | | Default | 84h | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | D7-D3: Window Size It is a register showing the section which takes the average of Received Power. 00000 : 0ms 00001 : 4ms 00010 : 8ms : : 10000 : 64ms (default) . 11110 : 120ms 11111 : 124ms #### D2-D0: Window Offset 111:28ms It is a register showing the interval of the section and the Received Power packet which take the average of Received Power. 000: 0ms 001: 4ms 010: 8ms : : 100: 16ms (default) : : 110: 24ms #### AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) **Explanation** (Continue) Privilege register | <u> </u> | i rivilege register | | | | | | | | | | | |----------------|---------------------|--------|----|----|----|----|----|----|--------|--|--| | Register Name | | OPTREQ | | | | | | | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 60h | W | - | - | - | - | - | - | - | OPTREQ | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | D0: OPTREQ It is a Request to Send of the Optional (it sets up by Address 61h, 62 h, 63 h, 64 h, 65 h, and 66 h) packet which transmits by a Power Transfer phase. 0 : Optional packet does not transmit. (default) 1 : Optional packet is transmit. <sup>\*</sup>This register is an auto clearance. | Register Name | | OPTCNT | | | | | | | | | | |----------------|-----|--------|----|----|---------|---------|---------|---------|---------|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 61h | R/W | - | - | - | OPTCNT4 | OPTCNT3 | OPTCNT2 | OPTCNT1 | OPTCNT0 | | | | Default | 84h | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | D4-D0: OPTCNT It is a register showing the size of the Optional packet which transmits by a Power Transfer phase. Please set up message size +2 of a packet. 00000 : Don't set up. 00001 : Don't set up. 00010 : Don't set up. 00011: Message size = 1 (default) 00100: Message size = 2 11110 : Message size = 28 11111 : Message size = 29 AN32257A ### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Register Name | | | OPTADR | | | | | | | | | |----------------|-----|-------------|--------|----|----|----|----|----|----|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 62h | R/W | OPTADR[7:0] | | | | | | | | | | | Default | 06h | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | D7-D0: OPTADR It is a register showing the header of the Optional packet which transmits by a Power Transfer phase. | Register Name | | | | | OPTD | ATA1 | | | | | | |----------------|--------|----------|---------------|----|-------|----------|----|----|----|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 63h | R/W | | OPTDATA1[7:0] | | | | | | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Registe | r Name | | | | OPTD | ATA2 | | | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 64h | R/W | | OPTDATA2[7:0] | | | | | | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Registe | r Name | OPTDATA3 | | | | | | | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 65h | R/W | | | | OPTDA | ГА3[7:0] | | | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Registe | r Name | | | | OPTD | ATA4 | | | | | | | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | 66h | R/W | | | | OPTDA | ГА4[7:0] | | | | | | | Default | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | REGISTER 63h, 64h, 65h, 66h: OPTDATA It is a register showing the message of the Optional packet which transmits by a Power Transfer phase. #### AN32257A #### **Application information (Continue)** 7. Register MAP (Continue) Explanation (Continue) #### Privilege register | Register Name | | | OPTDATTX | | | | | | | | | | |----------------|-----|----|----------|----|----|----------------|----------------|----------------|----------------|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 51h | R | - | - | - | - | OPT4TXW<br>AIT | OPT3TXW<br>AIT | OPT2TXW<br>AIT | OPT1TXW<br>AIT | | | | | Default | 0Ah | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | D3-D0: OPTDATTX It is a register showing the transmitting state of the message of the Optional packet which transmits by a Power Transfer phase. - 0: Transmission is completed. (default) - 1: Transmission is not completed. - \*Please do not write data in OPTDATA1 [7:0] at the time of OPT1TXWAIT = 1. - \*Please do not write data in OPTDATA2 [7:0] at the time of OPT2TXWAIT = 1. - \*Please do not write data in OPTDATA3 [7:0] at the time of OPT3TXWAIT = 1. - \*Please do not write data in OPTDATA4 [7:0] at the time of OPT4TXWAIT = 1. | Registe | Register Name | | OPTREQ | | | | | | | | | | |----------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|--|--|--| | Sub<br>Address | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 71h | R/W | MAJORVE<br>R3 | MAJORVE<br>R2 | MAJORVE<br>R1 | MAJORVE<br>R0 | MINORVE<br>R3 | MINORVE<br>R2 | MINORVE<br>R1 | MINORVE<br>R0 | | | | | Default | 00h | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | D7-D4: MAJOR VER[3:0] Major Version of the WPC standard to which this LSI corresponds is shown. 0001 : Major Version (default) D3-D0: MINOR VER[3:0] Minor Version of the WPC standard to which this LSI corresponds is shown. 0001 : Minor Version (default) #### AN32257A #### IMPORTANT NOTICE - 1.The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements. - 2. When using the LSI for new models, verify the safety including the long-term reliability for each product. - 3. When the application system is designed by using this LSI, be sure to confirm notes in this book. Be sure to read the notes to descriptions and the usage notes in the book. - 4.The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information de-scribed in this book. - 5. This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company. - 6. This IC is intended to be used for general electronic equipment. Consult our sales staff in advance for information on the following applications: Special applications in which exceptional quality and reliability are required, or if the failure or malfunction of this IC may directly jeopardize life or harm the human body. Any applications other than the standard applications intended. - (1) Space appliance (such as artificial satellite, and rocket) - (2) Traffic control equipment (such as for automobile, airplane, train, and ship) - (3) Medical equipment for life support - (4) Submarine transponder - (5) Control equipment for power plant - (6) Disaster prevention and security device - (7) Weapon - (8) Others: Applications of which reliability equivalent to (1) to (7) is required It is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the IC described in this book for any special application, unless our company agrees to your using the IC in this book for any special application. - 7. This IC is neither designed nor intended for use in automotive applications or environments unless the specific product is designated by our company as compliant with the ISO/TS 16949 requirements. - Our company shall not be held responsible for any damage incurred by you or any third party as a result of or in connection with your using the IC in automotive application, unless our company agrees to your using the IC in this book for such application. - 8.If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed. - 9. Please use this product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. - Our company shall not be held responsible for any damage incurred as a result of your using the IC not complying with the applicable laws and regulations. #### AN32257A - 1. When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment. - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products. - 2. Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages. - 3. Pay attention to the direction of LSI. When mounting it in the wrong direction onto the PCB (printed-circuit-board), it might smoke or ignite. - 4. Pay attention in the PCB (printed-circuit-board) pattern layout in order to prevent damage due to short circuit between pins. In addition, refer to the Pin Description for the pin configuration. - 5. Perform a visual inspection on the PCB before applying power, otherwise damage might happen due to problems such as a solder-bridge between the pins of the semiconductor device. Also, perform a full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the LSI during transportation. - 6. Take notice in the use of this product that it might break or occasionally smoke when an abnormal state occurs such as output pin-VCC short (Power supply fault), output pin-GND short (Ground fault), or output-to-output-pin short (load short). - And, safety measures such as an installation of fuses are recommended because the extent of the abovementioned damage and smoke emission will depend on the current capability of the power supply. - 7. The protection circuit is for maintaining safety against abnormal operation. Therefore, the protection circuit should not work during normal operation. - Especially for the thermal protection circuit, if the area of safe operation or the absolute maximum rating is momentarily exceeded due to output pin to VCC short (Power supply fault), or output pin to GND short (Ground fault), the LSI might be damaged before the thermal protection circuit could operate. - 8. Unless specified in the product specifications, make sure that negative voltage or excessive voltage are not applied to the pins because the device might be damaged, which could happen due to negative voltage or excessive voltage generated during the ON and OFF timing when the inductive load of a motor coil or actuator coils of optical pick-up is being driven. - 9. The product which has specified ASO (Area of Safe Operation) should be operated in ASO - 10. Verify the risks which might be caused by the malfunctions of external components. - 11. Connect the metallic plates on the back side of the IC with their respective potentials (AGND, PVIN, LX). The thermal resistance and the electrical characteristics are guaranteed only when the metallic plates are connected with their respective potentials. ### AN32257A ### **Revision History** | Control No. | Revised<br>Date | Page | Items | Before changes | After changes | Reason | | | | | |----------------------|-----------------|-----------|---------------------------------|-----------------------------------------|---------------------------------------------|--------------|----------------|------------------|------------------|--| | AN32257A-<br>1209E-0 | 2012.<br>09.24 | 1-7 | all | _ | initial | | | | | | | | | 4 | Temperatur | VTHR: 100 kohm (±1%) | VTHR: TBD kohm (±1%) | | | | | | | | | 4 | e Detector | Typ spec: 0.457 | Typ spec: TBD | | | | | | | | | 5 | Resistor | _ | Add Resistor connected to EXTCNT terminal | | | | | | | AN32257A-<br>1211E-1 | 2012.<br>11.22 | 2 | Supply<br>voltage<br>range VIO | Min :1.65<br>Typ: 1.85 | Min:TBD<br>Typ: 3.3V | | | | | | | | | 3 | Termination<br>(Full<br>charge) | Tterm | Delete | | | | | | | | | - | Pin layout<br>Functional | Add | | | | | | | | | | | | | | 2 | Symbol<br>Name | V <sub>ADP</sub> | V <sub>EXP</sub> | | | | | | 3~6 | ELECRTRI<br>CAL<br>CHARACT<br>ERISTICS | | Add & update | | | | | | AN32257A-<br>1212E-2 | 2012.<br>12.27 | 10,<br>11 | Functional<br>Block<br>Diagram | ISENSE1-S Open | ISENSE1-S Connect<br>10W mode add | | | | | | | | | | 13 | PACKAGE<br>INFORMAT<br>ION | _ | Update | | | | | | | | 16~<br>38 | Add | _ | Add Application information | | | | | | | AN32257A-<br>1301E3 | 2013.1.25 | 10,<br>11 | Functional<br>Block<br>Diagram | Capacitor<br>47nF+4.7nF<br>680pF+2200pF | Capacitor<br>47nF+4.7nF+68nF+68nF<br>2200pF | | | | | | | AN32257A-<br>1302E-4 | 2013.2.5 | 10,<br>11 | Functional<br>Block<br>Diagram | Capacitor<br>47nF+4.7nF+68nF+68nF | Capacitor<br>68nF+68nF+68nF | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |