### P-Channel 30-V (D-S) MOSFET These miniature surface mount MOSFETs utilize High Cell Density process. Low r<sub>DS(on)</sub> assures minimal power loss and conserves energy, making this device ideal for use in power management circuitry. Typical applications are PWMDC-DC converters, power management in portable and battery-powered products such as computers, printers, battery charger, telecommunication power system, and telephones power system. | • | Low r <sub>DS(on)</sub> Provides Higher Efficiency and | |---|--------------------------------------------------------| | | Extends Battery Life | - Miniature SO-8 Surface Mount Package Saves Board Space - High power and current handling capability - Extended VGS range (±25) for battery pack applications | PRODUCT SUMMARY | | | | |---------------------|------------------------|------------|--| | V <sub>DS</sub> (V) | $r_{DS(on)} m(\Omega)$ | $I_{D}(A)$ | | | -30 | $30 @ V_{GS} = -10V$ | 9.5 | | | -30 | $52 @ V_{GS} = -4.5V$ | 7.5 | | | ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> = 25 °C UNLESS OTHERWISE NOTED) | | | | | | | |--------------------------------------------------------------------------|----------------------------------------------|------------------|------------|-------|--|--| | Parameter | | Symbol | Maximum | Units | | | | Drain-Source Voltage | | | -30 | V | | | | Gate-Source Voltage | | | ±25 | V | | | | Continuous Drain Current <sup>a</sup> | $T_A=25^{\circ}C$ | Ι | 9.5 | | | | | Continuous Drain Current | $T_{A}=25^{\circ}C$ $T_{A}=70^{\circ}C$ | 1D | 8.3 | A | | | | Pulsed Drain Current <sup>b</sup> | | | ±50 | | | | | Continuous Source Current (Diode Conduction) <sup>a</sup> | $I_S$ | -2.1 | A | | | | | D Dii4ia | $\frac{T_A=25^{\circ}C}{T_A=70^{\circ}C}P_D$ | | 3.1 | W | | | | Power Dissipation <sup>a</sup> | $T_A=70^{\circ}C$ | 1 D | 2.6 | ** | | | | Operating Junction and Storage Temperature Range | | $T_{J}, T_{stg}$ | -55 to 150 | °C | | | | THERMAL RESISTANCE RATINGS | | | | | | | |------------------------------------------|-------------|-----------------|---------|-------|--|--| | Parameter | | Symbol | Maximum | Units | | | | Maximum Junction-to-Case <sup>a</sup> | t <= 5 sec | $R_{ heta JC}$ | 25 | °C/W | | | | Maximum Junction-to-Ambient <sup>a</sup> | t <= 10 sec | $R_{\theta JA}$ | 50 | °C/W | | | #### Notes - a. Surface Mounted on 1" x 1" FR4 Board. - b. Pulse width limited by maximum junction temperature | SPECIFICATIONS (T <sub>A</sub> = 25°C UNLESS OTHERWISE NOTED) | | | | | | | | |---------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------|--------|------|------|-------|--| | Dayarra to v | Cl1 | T (C P) | Limits | | | TT •4 | | | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | | Static | | | | | | | | | Drain-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = -250 \text{ uA}$ | -30 | | | V | | | Gate-Threshold Voltage | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = -250 \text{ uA}$ | -1 | -1.6 | -3 | V | | | Gate-Body Leakage | Igss | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 25 \text{ V}$ | | | ±100 | nA | | | Zara Cata Valtaga Drain Gurrant | IDSS | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$ | | | -1 | uA | | | Zero Gate Voltage Drain Current | IDSS | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}, T_J = 55^{\circ}\text{C}$ | | | -5 | | | | On-State Drain Current <sup>A</sup> | I <sub>D(on)</sub> | $V_{DS} = -5 \text{ V}, V_{GS} = -10 \text{ V}$ | -50 | | | A | | | | | $V_{GS} = -10 \text{ V}, I_D = -9.5 \text{ A}$ | | 24 | 30 | | | | Drain-Source On-Resistance <sup>A</sup> | fDS(on) | $V_{GS} = -4.5 \text{ V}, I_D = -7.5 \text{ A}$ | | 44 | 52 | mΩ | | | | | $V_{GS} = -10 \text{ V}, I_D = -9.5 \text{ A}, TJ = 55^{\circ}\text{C}$ | | 29 | 36 | | | | Forward Tranconductance <sup>A</sup> | gs | $V_{DS} = -15 \text{ V}, I_D = -9.5 \text{ A}$ | | 31 | | S | | | Diode Forward Voltage | V <sub>SD</sub> | $I_S = -2.1 \text{ A}, V_{GS} = 0 \text{ V}$ | | -0.7 | -1.2 | V | | | Dynamic <sup>b</sup> | · | | | | | | | | Total Gate Charge | Qg | $V_{DS} = -15 \text{ V}, V_{GS} = -10 \text{ V},$<br>$I_{D} = -9.5 \text{ A}$ | | 15 | 26 | | | | Gate-Source Charge | Qgs | | | 5.8 | | nC | | | Gate-Drain Charge | Qgd | | | 12 | | | | | Switching | | | | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | | | 15 | 26 | | | | Rise Time | $t_{\rm r}$ | $V_{DD} = -15 \text{ V}, R_L = 15 \Omega, ID = -1 \text{ A},$ | | 12 | 21 | nS | | | Turn-Off Delay Time | td(off) | $VGEN = -10 V$ , $RG = 6\Omega$ | | 62 | 108 | 113 | | | Fall-Time | $t_{\mathrm{f}}$ | | | 46 | 71 | | | #### Notes - a. Pulse test: $PW \le 300us duty cycle \le 2\%$ . - b. Guaranteed by design, not subject to production testing. FEESCALE reser ves the right to make changes without further notice to any products herein. Feescale makes no warranty representation or guarantee regarding the suitability of its products for any particular purpose, nor does freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical' parameters which may be provided infreescale datasheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals' must be validated for each customer application by customer's technical experts. Feescale do es not convey any license under its patent rights nor the rights of others. Feescale products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the freescale product could create a situation where personal injury or death may occur. Should Buyer purchase or use freescale products for any such unintended or unauthorized application, Buyer shall indemnify and holdfreescale and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that freescale was negligent regarding the design or manufacture of the part. freescale is an Equal Opportunity/Affirmative Action Employer. ## Typical Electrical Characteristics (P-Channel) Figure 1. On-Region Characteristics Figure 3. On-Resistance Variation with Temperature Figure 5. Transfer Characteristics Figure 2. On-Resistance Variation with Drain Current and Gate Voltage Figure 4. On-Resistance Variation with Gate to Source Voltage Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature ## Typical Electrical Characteristics (P-Channel) Figure 7. Gate Charge Characteristics Figure 9. Maximum Safe Operating Area Figure 8. Capacitance Characteristics Figure 10. Single Pulse Maximum Power Dissipation # Package Information SO-8: 8LEAD | | MILLIN | IETERS | INC | HES | |----------------|--------|--------|--------|-------| | Dim | Min | Max | Min | Max | | Α | 1.35 | 1.75 | 0.053 | 0.069 | | A <sub>1</sub> | 0.10 | 0.20 | 0.004 | 0.008 | | В | 0.35 | 0.51 | 0.014 | 0.020 | | С | 0.19 | 0.25 | 0.0075 | 0.010 | | D | 4.80 | 5.00 | 0.189 | 0.196 | | E | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 | BSC | 0.050 | BSC | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.020 | | L | 0.50 | 0.93 | 0.020 | 0.037 | | q | 0° | 8° | 0° | 8° |