

# AOZ24585QV

# 18V/30A Synchronous EZBuck™ Regulator

## **General Description**

The AOZ24585QV is a high-efficiency, easy-to-use DC/DC synchronous buck regulator that operates up to 18V. The device is capable of supplying 30A of continuous output current with an output voltage adjustable down to 0.8V ( $\pm 0.5\%$ ).

The AOZ24585QV integrates an internal linear regulator to generate 5.3V  $V_{CC}$  from input. If input voltage is lower than 5.3V, the linear regulator operates at low drop output mode, which allows the  $V_{CC}$  voltage is equal to input voltage minus the drop-output voltage of the internal linear regulator.

A proprietary constant on-time PWM control with input feed-forward results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input voltage range. A low 40ns minimum on-time enables very low output voltages at ultra-high operating frequencies.

Integrated AC ripple injection enables all-ceramic low ESR output filter capacitors and smaller PCB footprint with no external components needed.

Selectable PFM mode optimizes light load efficiency while forced PWM mode maintains constant frequency for lower harmonic noise.

The device features multiple protection functions such as  $V_{CC}$  under-voltage lockout, cycle-by-cycle current limit, output over-voltage protection, short-circuit protection, and thermal shutdown.

The AOZ24585QV is available in a 6mm×5mm QFN-36L package and is rated over a -40°C to +125°C ambient temperature range.

#### **Features**

- Wide input voltage range:
  - 6.5V to 18V
- 30A continuous output current
- Output voltage adjustable to 0.8V (±0.5%)
- Low R<sub>DS(ON)</sub> internal NFETs
  - 3.6mΩ high-side
  - 1mΩ low-side
- Integrated LDO or external 5V supply
- Constant On-Time with input feed-forward
- Selectable Switching Frequency Range: 400kHz to 1MHz
- Selectable PFM or forced PWM for light load operation
- Ceramic capacitor stable
- Remote sense
- Power Good output
- Integrated bootstrap diode
- Cycle-by-cycle current limit with selectable setting
- Under-voltage protection and over-voltage protection
- Short-circuit protection
- Selectable protection mode
- Selectable soft start time
- Thermal shutdown
- Thermally enhanced 36-pin 6mm × 5mm QFN

## **Applications**

- Server &storage systems
- Datacom and networking
- Point-of-load DC/DC converters
- Embedded computing
- Compact PCs and gaming systems
- Set-top boxes and LCD TVs





# **Typical Applications**



Figure 1. Typical Application Circuit



Figure 2. Typical Application Parameter for 1.1V Output

Rev. 1.3 July 2025 **www.aosmd.com** Page 2 of 20



## **Typical Applications** (Continued)



Figure 3. Typical Application Parameter for 3.3V Output



Figure 4. Typical Application Parameter for 5V Output

Rev. 1.3 July 2025 **www.aosmd.com** Page 3 of 20



## **Ordering Information**

| Part Number | Ambient Temperature Range | Package    | Environmental |
|-------------|---------------------------|------------|---------------|
| AOZ24585QV  | -40°C to +125°C           | QFN6x5-36L | Green Product |



AOS products are offered in packages with Pb-free plating and compliant to RoHS standards. Please visit https://aosmd.com/sites/default/files/media/AOSGreenPolicy.pdf for additional information.

## **Pin Configuration**



AOZ24585QV 6mmx5mm QFN-36L

Rev. 1.3 July 2025 www.aosmd.com Page 4 of 20



# **Pin Description**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                            |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | ILIM     | Current limitation level setting pin. Connect a resister between ILIM and GND to set over current protection level.                                                                                                                                                                                                     |
| 2          | PGOOD    | Power Good Signal Output. PGOOD is an open-drain output used to indicate the status of the output voltage. It is internally pulled low when the output voltage is 15% lower than the nominal regulation voltage or 20% higher than the nominal regulation voltage. PGOOD is pulled low during soft start and shut down. |
| 3          | VIN      | Internal 5V LDO input. Connect VIN pin to IN pins. A RC filter from PVIN to VIN is suggested for better noise immunity as shown on Typical Application.                                                                                                                                                                 |
| 4          | VCC      | Supply for analog functions.  Bypass VCC to GND with a 4.7μF~10μF ceramic capacitor. Place the capacitor close to VCC pin.                                                                                                                                                                                              |
| 5          | VDRV     | Internal 5V LDO output and supply for the internal driver. Bypass VDRV to PGND with a 4.7µF~10µF ceramic capacitor. Place the capacitor close to VCC pin.                                                                                                                                                               |
| 6          | LG       | Gate of Low-side MOSFET. Do not have external component connect to it.                                                                                                                                                                                                                                                  |
| 7-10,19    | PGND     | Power Ground. Should be connected to system ground.                                                                                                                                                                                                                                                                     |
| 11-18      | SW       | Switch Node. Connect to an output inductor.                                                                                                                                                                                                                                                                             |
| 20-24      | PVIN     | Supply Input. PVIN is the regulator input. All PVIN pins must be connected together.                                                                                                                                                                                                                                    |
| 25         | PHASE    | Source pin of High-side MOSFET. Connect a bootstrap capacitor between this pin and BOOT pin.                                                                                                                                                                                                                            |
| 26         | воот     | Bootstrap Capacitor Connection. Provide bootstrap voltage for the High-side driver. AOZ24585QV includes an internal bootstrap diode. Connect a bootstrap capacitor between BOOT and PHASE.                                                                                                                              |
| 27         | EN       | AOZ24585QV is enabled when EN is pulled high. The device shuts down when EN is pulled low. Assert EN to high for power-up after IN is well supplied. Power-off the device by EN off is suggested.                                                                                                                       |
| 28         | NC       | No Connect. Recommend floating.                                                                                                                                                                                                                                                                                         |
| 29         | SS       | Soft Start Time Setting Pin. Connect a resistor between SS and AGND to choose soft start time.                                                                                                                                                                                                                          |
| 30         | FB       | Feedback (Differential remote sense positive Input). Adjust the output voltage with a resistive voltage-divider connected to the regulator's output.                                                                                                                                                                    |
| 31         | VSNS-    | Remote sense negative input. Connect this pin to remote negative sense point.                                                                                                                                                                                                                                           |
| 32         | AGND     | Analog Ground. Ground of controller. Connect to system ground with a few ground vias.                                                                                                                                                                                                                                   |
| 33, 34     | NC       | No Connect.                                                                                                                                                                                                                                                                                                             |
| 35         | LATCH    | Protection mode selection. Floating for Latch mode. Connect to ground for hiccup mode.                                                                                                                                                                                                                                  |
| 36         | MODE/TON | Multi-function pin. Connect a resistor between this pin and AGND to program switching frequency and operation mode.                                                                                                                                                                                                     |



# **Absolute Maximum Ratings**

Exceeding the Absolute Maximum ratings may damage the device.

| Parameter                              | Rating                                                      |
|----------------------------------------|-------------------------------------------------------------|
| PVIN, VIN to AGND                      | -0.3V to 20V                                                |
| PVIN to SW and Phase                   | -0.3(dc)~25V(dc);<br>below -5V for 5ns<br>above 32V for 2ns |
| SW to AGND                             | -0.3(dc)~25V(dc);<br>below -5V for 5ns<br>above 32V for 2ns |
| BST to AGND                            | -0.3V to 31V                                                |
| BST to SW                              | -0.3V to 6V                                                 |
| The other pins                         | -0.3V to +6V                                                |
| PGND to AGND                           | -0.3V to +0.3V                                              |
| Junction Temperature (T <sub>J</sub> ) | +150°C                                                      |
| Storage Temperature (T <sub>S</sub> )  | -65°C to +150°C                                             |
| ESD Rating <sup>(1)</sup>              | 2kV                                                         |

# **Recommended Operating Conditions**

The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions.

| Parameter                                     | Rating            |
|-----------------------------------------------|-------------------|
| Supply Voltage (V <sub>IN</sub> )             | 6.5V to 18V       |
| Output Voltage Range                          | 0.8V to 6V        |
| Ambient Temperature (T <sub>A</sub> )         | -40 °C to +125 °C |
| Package Thermal Resistance (Θ <sub>JA</sub> ) | 13.05°C/W         |

#### Note:

## **Electrical Characteristics**

 $T_A = 25 \,^{\circ}\text{C}$ ,  $V_{IN} = 12\text{V}$ , EN = 5V, unless otherwise specified.

| Symbol                    | Parameter                                          | Parameter Conditions                                           |            |            |            | Units |
|---------------------------|----------------------------------------------------|----------------------------------------------------------------|------------|------------|------------|-------|
| General                   |                                                    |                                                                |            |            | l          |       |
| $V_{IN}$                  | IN Supply Voltage                                  |                                                                | 6.5        |            | 18         | V     |
| V <sub>UVLO</sub>         | Under-Voltage Lockout Threshold of V <sub>CC</sub> | V <sub>CC</sub> rising<br>V <sub>CC</sub> falling              | 3.6        | 4.4<br>4.1 | 4.8        | V     |
| Iq                        | Quiescent Supply Current of V <sub>IN</sub>        | I <sub>OUT</sub> = 0A, V <sub>EN</sub> > 2V, no switching      |            | 1.6        |            | mA    |
| I <sub>OFF</sub>          | Shutdown Supply Current of V <sub>in</sub>         | V <sub>EN</sub> = 0V                                           |            | 15         |            | μA    |
| V <sub>REF</sub>          | Reference Voltage                                  | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = -40°C to 125°C       | 796<br>792 | 800<br>800 | 804<br>808 | mV    |
| I <sub>FB</sub>           | FB Input Bias Current                              | V <sub>FB</sub> = 0.8V                                         |            |            | 200        | nA    |
| V <sub>ZCD</sub>          | Zero Cross Detect Threshold (ZCD)                  | $V_{in}$ = 12V, $V_{OUT}$ = 1V, L = 0.15 $\mu$ H, Fsw = 600KHz | -2.1       | -0.7       | 0.6        |       |
| T <sub>ZCD_blanking</sub> | Zero Cross Detect Blanking Time <sup>(4)</sup>     |                                                                |            | 50         |            | ns    |
| VCC LDO O                 | utput                                              |                                                                |            |            |            |       |
| $V_{CC}$                  | Output Voltage                                     | 6.5V ≤ V <sub>IN</sub> ≤ 18V, I <sub>CC</sub> = 50mA           |            | 5.3        |            | V     |
| Enable                    |                                                    |                                                                |            | <b>'</b>   | <u>'</u>   |       |
| V <sub>EN</sub>           | EN Input Threshold                                 | Off threshold<br>On threshold                                  | 1.2        |            | 0.5        | V     |
| V <sub>EN_HYS</sub>       | EN Input Hysteresis                                |                                                                |            | 250        |            | mV    |

Rev. 1.3 July 2025 **www.aosmd.com** Page 6 of 20

<sup>1.</sup> Devices are inherently ESD sensitive, handling precautions are required. Human body model rating:  $1.5k\Omega$  in series with  $100\,pF$ .



# **Electrical Characteristics** (Continued)

 $T_A$  = 25 °C,  $V_{IN}$  = 12V, EN = 5V, unless otherwise specified.

| Symbol               | Parameter                                    | Cond                                                                         | Min               | Тур  | Max       | Units |          |
|----------------------|----------------------------------------------|------------------------------------------------------------------------------|-------------------|------|-----------|-------|----------|
| Vin                  |                                              | '                                                                            |                   | '    | '         | ·     |          |
| V <sub>IN</sub>      | Vin Input Threshold                          | Off threshold<br>On threshold                                                | -                 |      |           | 2.5   | V        |
| V <sub>IN_HYS</sub>  | Vin Input Hysteresis                         |                                                                              |                   |      | 500       |       | mV       |
| Modulator            |                                              |                                                                              |                   | 1    |           |       |          |
| T <sub>ON</sub>      | On Time                                      | V <sub>OUT</sub> = 1V, V <sub>IN</sub> = 1<br>R <sub>TON</sub> = floating or |                   |      | 104       |       | ns       |
| T <sub>ON_MIN</sub>  | Minimum On Time                              |                                                                              |                   |      | 40        |       | ns       |
| T <sub>OFF MIN</sub> | Minimum Off Time                             |                                                                              |                   |      | 300       | 400   | ns       |
| Switching Fro        | equency                                      | ·                                                                            |                   |      |           |       | <u>'</u> |
|                      |                                              |                                                                              | 7.5k              |      | 500       |       |          |
|                      | Switching Frequency in FCCM                  |                                                                              | 0-                |      | 600       |       | -        |
|                      | Switching Frequency in FCCM                  | 10/ Decistor from                                                            | Floating          |      | 800       |       |          |
| -                    |                                              | 1% Resister from MODE/TON pin                                                | 2.49k             |      | 1000      |       | kHz      |
| $F_{SW}$             |                                              | to AGND,<br>VOUT = 1V                                                        | 4.99k             |      | 500       |       | KHZ      |
|                      | Switching Frequency in PFM                   | V001 = 1V                                                                    | 10.5k             |      | 600       |       |          |
|                      |                                              |                                                                              | 12.1k             |      | 800       |       |          |
|                      | 14k                                          |                                                                              |                   | 1000 |           |       |          |
| Soft Start           |                                              |                                                                              |                   |      |           |       |          |
|                      |                                              |                                                                              | 0k or 4.53k       |      | 1         |       |          |
| <b>-</b>             | Soft Start Time                              | 1% Resister from                                                             | 1.5k or 5.76k     |      | 2         |       |          |
| T <sub>SS</sub>      | Soit Start Time                              | SS pin to AGND                                                               | 12.1k or Floating |      | 4         |       | ms       |
|                      |                                              |                                                                              | 3.48k or 8.87k    |      | 8         |       |          |
| Power Good           | Signal                                       |                                                                              |                   |      |           |       |          |
| $V_{PG\_LOW}$        | PGOOD Low Voltage                            | I <sub>OL</sub> = 1mA                                                        |                   |      |           | 0.5   | V        |
|                      | PGOOD Leakage Current                        |                                                                              |                   |      |           | ±1    | μA       |
| $V_{PGH}$            | PGOOD Threshold<br>(Low level to High level) | FB rising                                                                    |                   |      | 90        |       | %        |
| $V_{PGL}$            | PGOOD Threshold<br>(High Level to Low level) | FB rising<br>FB falling                                                      |                   |      | 120<br>85 |       | %        |
|                      | PGOOD Threshold Hysteresis                   |                                                                              |                   |      | 5         |       | %        |

Rev. 1.3 July 2025 **www.aosmd.com** Page 7 of 20



# **Electrical Characteristics** (Continued)

 $T_A$  = 25 °C,  $V_{IN}$  = 12V, EN = 5V, unless otherwise specified.

| Symbol              | Parameter                    | Conditions                                   | Min  | Тур        | Max  | Units |
|---------------------|------------------------------|----------------------------------------------|------|------------|------|-------|
| Under Voltage       | and Over Voltage Protection  |                                              | ,    |            | '    | '     |
| V <sub>PL</sub>     | Under Voltage Threshold      | FB falling                                   |      | 50         |      | %     |
| V <sub>PH</sub>     | Over Voltage Threshold       | FB rising                                    |      | 120        |      | %     |
| Over Current I      | _imit                        |                                              | ,    |            | '    | ,     |
|                     |                              | $T_J$ = 25°C, $R_{LIM}$ = 12.1kΩ             | 15.3 | 19.1       | 23.0 |       |
|                     | Over Current Threshold       | $T_J = 25^{\circ}C, R_{LIM} = 16.2k\Omega$   | 20.5 | 25.6       | 30.8 |       |
| loc                 | C Over Current Threshold     | $T_J = 25^{\circ}C, R_{LIM} = 21.5k\Omega$   | 27.2 | 34         | 40.8 | Α     |
|                     |                              | $T_{J} = 25^{\circ}C, R_{LIM} = 24.9k\Omega$ | 31.2 | 39.3       | 47.2 |       |
| Power Stage C       | Dutput                       |                                              |      |            |      |       |
| R <sub>DS(ON)</sub> | High-Side NFET On-Resistance | V <sub>gs</sub> = 5V                         |      | 3.6        |      | mΩ    |
|                     | High-Side NFET Leakage       | V <sub>EN</sub> = 0V, V <sub>sw</sub> = 0V   |      |            | 10   | μΑ    |
| R <sub>DS(ON)</sub> | Low-Side NFET On-Resistance  | V <sub>gs</sub> = 5V                         |      | 1          |      | mΩ    |
|                     | Low-Side NFET Leakage        | V <sub>EN</sub> = 0V                         |      |            | 10   | μΑ    |
| Thermal Prote       | ction                        | ·                                            |      |            |      | •     |
|                     | Thermal Shutdown Threshold   | $T_J$ rising $T_J$ falling                   |      | 150<br>125 |      | °C    |

#### Notes:

- The Ton is trimmed so that the target switching frequency is achieved at around 10A load current using AOZ24585QV demo board.
- 4. Guaranteed by design, not tested in production.
- Zero Cross Detect will be triggered when the threshold is higher than the value obtained by multiplying the inductor current and the low-side Rds\_on.

Rev. 1.3 July 2025 **www.aosmd.com** Page 8 of 20



# **Functional Block Diagram**





# **Typical Characteristics**

 $T_A = 25$ °C,  $F_{SW} = 600$ kHz unless otherwise specified.



Figure 5. Efficiency when  $V_{OUT} = 1V$ 



Figure 7. Efficiency when  $V_{OUT} = 5V$ 



Figure 6. Efficiency when  $V_{OUT} = 3.3V$ 

Rev. 1.3 July 2025 **www.aosmd.com** Page 10 of 20



## **Typical Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  = 12V,  $V_{OUT}$  = 1V,  $F_{SW}$  = 600kHz unless otherwise specified.





## Load Transient 0A to 21A



## Load Transient 9A to 30A



## OCP Test with R<sub>lim</sub> = 24.9K





1ms/div



## **Detailed Description**

The AOZ24585QV is a high-efficiency, easy-to-use, synchronous buck regulator. The regulator is capable of supplying 30A of continuous output current with an output voltage adjustable down to 0.8V. The programmable switch frequency can be set by external resistor with 4 step from 500K to 1MHz, enabling optimization for PCB area and efficiency.

The input voltage of AOZ24585QV can be as low as 6.5V. The highest input voltage of AOZ24585QV can be 18V. Constant on-time PWM with input feed-forward control scheme results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input range. True AC current mode control scheme guarantees the regulator can be stable with ceramics output capacitor. Protection features include  $V_{CC}$  under-voltage lockout, current limit, output over-voltage and under-voltage protection, short-circuit protection, and thermal shutdown.

The AOZ24585QV is available in 36-pin 6mm×5mm QFN package.

## **Input Power Architecture**

The AOZ24585QV integrates an internal linear regulator to generate 5.3V ( $\pm 5\%$ ) V<sub>CC</sub> from input. If input voltage is lower than 5.3V, the linear regulator operates at low drop-output mode; the V<sub>CC</sub> voltage is equal to input voltage minus the drop-output voltage of internal linear regulator.

#### **Enable and Soft Start**

The AOZ24585QV has external soft start feature to limit in-rush current and ensure the output voltage ramps up smoothly to regulate voltage. A soft start process begins when  $V_{CC}$  rises to 4.4V and voltage on EN pin is HIGH. The slew rate of soft start can be decided by an external resistor between GND and SS pin, soft start timing according to the following table:

**Table 1. Soft Start Time** 

| Item            | Describe   | Set               | Value                |   | Unit |
|-----------------|------------|-------------------|----------------------|---|------|
|                 |            |                   | 0k or 4.53k          | 1 |      |
|                 | Soft Start | 1%<br>Resister    | 1.5k or<br>5.76k     | 2 |      |
| T <sub>SS</sub> | Time       | from SS<br>pin to | 12.1k or<br>Floating | 4 | ms   |
|                 |            | AGND              | 3.48k or<br>8.87k    | 8 |      |

The FB voltage follows the internal signal when it is lower than  $V_{ref}$ . If internal signal is higher than  $V_{ref}$ , the FB voltage is regulated by internal precise bandgap voltage (0.8V). The PGOOD signal is delay 2.5ms high after  $V_{FB}$  is Vref (0.8V). The soft start time for PGOOD can be calculated by the following formula:

$$T_{ss PG} = T_{ss} + T_{PG delay}$$
 (1)



Figure 8. Soft Start Sequence of AOZ24585QV

## Constant-On-Time PWM Control with Input Feed-Forward

The control algorithm of AOZ24585QV is constant on-time PWM control with input feed-forward. The simplified control schematic is shown in Figure 9. The high-side switch ontime is determined by Fsw pin strap and it's inversely proportional to input voltage (IN). The one-shot is triggered when the Vref is higher than the combined information of FB voltage, internal error amplifier and the AC current ramp, which is processed and obtained through the sensed lower-side MOSFET current once it turns-on. The added AC current information can help the stability of constant-on time control even with pure ceramic output capacitors, which have very low ESR. The AC current information has no DC offset, which does not cause offset with output load change, which is fundamentally different from other V<sup>2</sup> constant-on time control schemes.



Figure 9. Simplified Control Schematic of AOZ24585QV

The constant-on-time PWM control architecture is a pseudo-fixed frequency with input voltage feed forward and output voltage. An external resistor between GND and Mode/Ton pin sets the switching  $F_{\rm sw}$  according to the following table:

**Table 2. Switching Frequency** 

| Describe          | Set                       | Value    | Typical | Unit   |
|-------------------|---------------------------|----------|---------|--------|
|                   |                           | 7.5k     | 500     |        |
| Switching         |                           | 0-       | 600     |        |
| Frequency in FCCM | 1% Resister from MODE/TON | Floating | 800     |        |
|                   |                           | 2.49k    | 1000    | kH7    |
|                   | pin to AGND,              | 4.99k    | 500     | IXI IZ |
| Switching         | VOUT = 1V                 | 10.5k    | 600     |        |
| Frequency in PFM  |                           | 12.1k    | 800     |        |
|                   |                           | 14k      | 1000    |        |

The internal circuit of AOZ24585QV sets the on time of highside switch inversely proportional to the IN.

$$T_{ON} \propto \frac{1}{V_{Im}(V)}$$

To achieve the flux balance of inductor, the buck converter has the equation:

$$T_{ON} = \frac{V_{out}}{V_{in} * F_{SW}}$$
 (3)

This algorithm results in a nearly constant switching frequency despite the lack of a fixed-frequency clock generator.

## **Constant-Frequency Control**

The constant-frequency control compares the switching frequency ( $F_{sw}$ ) with the set frequency ( $F_{set}$ ). The internal current source charges or discharges  $C_{ton}$  if  $F_{sw}$  is higher or lower than the threshold of  $F_{set}$ . The switching frequency changes due to the variation in Ton.



Figure 10. Constant-Frequency Control Schematic

#### **True Current Mode Control**

AOS' COT control scheme uses a patented current injection technique to provide stable performance using all-ceramic output capacitors. The constant-on-time control scheme is intrinsically unstable if output capacitor's ESR is not large enough as an effective current-sense resistor. Ceramic capacitors usually cannot be used as output capacitor.

The AOZ24585QV senses the low-side MOSFET current and processes it into DC current and AC current information using AOS proprietary technique. The AC current information is decoded and added on the FB pin on phase. With AC current information, the stability of constant-on-time control is significantly improved even without the help of output capacitor's ESR; and thus the pure ceramic capacitor solution can be applicant. The pure ceramic capacitor solution can significantly reduce the output ripple (no ESR caused overshoot and undershoot) and less board area design.

## **Current-Limit Protection**

The AOZ24585QV features current-limit protection by using the Rds\_on of the low-side MOSFET as a current-sensing element. To accurately detect current, a minimum constant off-time (typically 300ns) is implemented following each constant on-time. If the current exceeds the current-limit threshold, the PWM controller is prevented from initiating a new cycle. The actual peak current surpasses the current-limit threshold by an amount equal to the inductor ripple current. Consequently, the exact current-limit characteristics and maximum load capability depend on the inductor value as well as the input and output voltages. The current limit keeps the low-side MOSFET on and prevents another high-side on-time until the current in the low side MOSFET falls below the current-limit threshold.

The AOZ24585QV enters hiccup mode, periodically restarting the part. When the current limit protection is removed, the AOZ24585QV exits hiccup mode.



## **Current-Limit Setting**

The current limit threshold mentioned in the last paragraph can be set by connecting an external resistor between GND and the ILIM pin. This sets the current limit according to the following table:

**Table 3. Current Limit** 

| Describe  | Set                                                    | Value | Min  | Тур  | Max  | Unit |
|-----------|--------------------------------------------------------|-------|------|------|------|------|
|           | 1%                                                     | 12.1k | 15.3 | 19.1 | 23.0 |      |
| Current   | Resister<br>from<br>I <sub>Lim</sub> pin<br>to<br>AGND | 16.2k | 20.5 | 25.6 | 30.8 | _    |
| Threshold |                                                        | 21.5k | 27.2 | 34   | 40.8 | Α    |
|           |                                                        | 24.9k | 31.2 | 39.3 | 47.2 |      |

As shown in Figure 11, when the magnitude of the switch node voltage  $V_{LX}$  exceeds  $V_{ILIM}$ , the OCL signal is triggered. The behavior in an over current condition is described in the section Current-Limit Protection.



Figure 11. Illustration of Current-Limit Setting

#### **Output Voltage Under-voltage Protection**

The under-voltage protection (UVP) is activated after the soft start process. If the voltage at the feedback pin is lower than  $V_{REF}$  due to over current or a short circuit, the AOZ24585QV will turn off both the high-side and low-side MOSFETs and shut down. It can be restarted by cycling the EN signal.

#### **Output Voltage Over-voltage Protection**

The over-voltage protection (OVP) threshold is set 20% higher than  $V_{\text{REF}}$ . When the voltage at feedback pin is exceeds the OVP threshold, the high-side MOSFET is turned off, and the low-side MOSFET is turned on for 1  $\mu$ s before the device shuts down. It can also be restarted by cycling the EN signal.

## **Power Good Output**

The power good (PGOOD) output is an open-drain output and requires a pull-up resistor. If  $V_{SS}$  is higher than  $V_{REF}$ , the PG signal will go high after 2ms. When the voltage at the feedback pin is 15% below  $V_{REF}$ , PGOOD is pulled low. Similarly, when the feedback voltage is 20% above  $V_{REF}$ , PGOOD is also pulled low.

When combined with the under-voltage protection circuit, this current-limit method is effective in nearly all circumstances.

## **Application Information**

The basic AOZ24585QV application circuit is shown on page 2. Component selection is explained below.

## **Input Capacitor**

The input capacitor must be connected to the IN pins and PGND pin of the AOZ24585QV to maintain steady input voltage and filter out the pulsing input current. A small decoupling capacitor, usually 4.7 $\mu$ F, should be connected to the V<sub>CC</sub> pin and AGND pin for stable operation of the AOZ24585QV. The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage.

The input ripple voltage can be approximated by equation below:

$$\Delta V_{IN} = \frac{I_{OUT}}{f \times C_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times \frac{V_{OUT}}{V_{IN}}$$
(4)

Since the input current is discontinuous in a buck converter, the current stress on the input capacitor is another concern when selecting the capacitor. For a buck circuit, the RMS value of input capacitor current can be calculated by:

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (5)

if let m equal the conversion ratio:

$$\frac{V_{OUT}}{V_{IN}} = m \tag{6}$$

The relation between the input capacitor RMS current and voltage conversion ratio is calculated and shown in Figure 12. It can be seen that when  $V_{OUT}$  is half of  $V_{IN}$ ,  $C_{IN}$  is under the worst current stress. The worst current stress on  $C_{IN}$  is  $0.5 \cdot I_{OUT}$ .

Rev. 1.3 July 2025 **www.aosmd.com** Page 14 of 20



Figure 12. I<sub>CIN</sub> vs. Voltage Conversion Ratio

For reliable operation and best performance, the input capacitors must have current rating higher than I<sub>CIN-RMS</sub> at worst operating conditions. Ceramic capacitors are preferred for input capacitors because of their low ESR and high ripple current rating. Depending on the application circuits, other low ESR tantalum capacitor or aluminum electrolytic capacitor may also be used. When selecting ceramic capacitors, X5R or X7R type dielectric ceramic capacitors are preferred for their better temperature and voltage characteristics. Note that the ripple current rating from capacitor manufactures is based on certain amount of life time. Further de-rating may be necessary for practical design requirement.

## Inductor

The inductor is used to supply constant current to output when it is driven by a switching voltage. For given input and output voltage, inductance and switching frequency together decide the inductor ripple current, which is,

$$^{\Delta I}_{L} = \frac{V_{OUT}}{f \times L} \times \left(1 - \frac{V_{OUT}}{V_{UV}}\right) \tag{7}$$

The peak inductor current is:

$$I_{Lpeak} = I_{OUT} + \frac{\Delta I_{L}}{2}$$
 (8)

High inductance gives low inductor ripple current but requires larger size inductor to avoid saturation. Low ripple current reduces inductor core losses. It also reduces RMS current through inductor and switches, which results in less conduction loss. Usually, peak to peak ripple current on inductor is designed to be 30% to 50% of output current.

When selecting the inductor, make sure it is able to handle the peak current without saturation even at the highest operating temperature.

The inductor takes the highest current in a buck circuit. The conduction loss on inductor needs to be checked for thermal and efficiency requirements.

Surface mount inductors in different shape and styles are available from Coilcraft, Elytone and Murata. Shielded inductors are small and radiate less EMI noise. But they cost more than unshielded inductors. The choice depends on EMI requirement, price and size.

## **Output Capacitor**

The output capacitor is selected based on the DC output voltage rating, output ripple voltage specification and ripple current rating.

The selected output capacitor must have a higher rated voltage specification than the maximum desired output voltage including ripple. De-rating needs to be considered for long term reliability.

Output ripple voltage specification is another important factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. It can be calculated by the equation below:

$$\Delta V_{OUT} = \Delta I_{L} \times \left( ESR_{C_{o}} + \frac{1}{8 \times f \times C_{o}} \right)$$
 (9)

where  $C_O$  is output capacitor value and  $ESR_{CO}$  is the Equivalent Series Resistor of output capacitor.

When low ESR ceramic capacitor is used as output capacitor, the impedance of the capacitor at the switching frequency dominates. Output ripple is mainly caused by capacitor value and inductor ripple current. The output ripple voltage calculation can be further simplified to:

$$\Delta V_{OUT} = \Delta I_{L} \times \frac{1}{8 \times f \times C_{O}}$$
 (10)

Rev. 1.3 July 2025 **www.aosmd.com** Page 15 of 20



If the impedance of ESR at switching frequency dominates, the output ripple voltage is mainly decided by capacitor ESR and inductor ripple current. The output ripple voltage calculation can be further simplified to:

$$\Delta V_{OUT} = \Delta I_{L} \times ESR_{C_{O}}$$
 (11)

For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type of ceramic, or other low ESR tantalum are recommended to be used as output capacitors.

In a buck converter, output capacitor current is continuous. The RMS current of output capacitor is decided by the peak to peak inductor ripple current.

It can be calculated by:

$$I_{\text{CO\_RMS}} = \frac{\Delta I_{\text{L}}}{\sqrt{12}} \tag{12}$$

Usually, the ripple current rating of the output capacitor is a smaller issue because of the low current stress. When the buck inductor is selected to be very small and inductor ripple current is high, output capacitor could be overstressed.

# Thermal Management and Layout Consideration

In the AOZ24585QV buck regulator circuit, high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the VIN pin, to the LX pins, to the filter inductor, to the output capacitor and load, and then return to the input capacitor through ground. Current flows in the first loop when the high side switch is on. The second

loop starts from inductor, to the output capacitors and load, to the low side switch. Current flows in the second loop when the low side switch is on.

In PCB layout, minimizing the two loops area reduces the noise of this circuit and improves efficiency. A ground plane is strongly recommended to connect input capacitor, output capacitor, and PGND pin of the AOZ24585QV.

In the AOZ24585QV buck regulator circuit, the major power dissipating components are the AOZ24585QV and the output inductor. The total power dissipation of converter circuit can be measured by input power minus output power.

$$P_{\text{total loss}} = V_{\text{IN}} \times I_{\text{IN}} - V_{\text{OUT}} \times I_{\text{OUT}}$$
 (13)

The power dissipation of inductor can be approximately calculated by DCR of inductor and output current.

$$P_{\text{inductor loss}} = I_{\text{OUT}}^2 \times R_{\text{inductor}} \times 1.1$$
 (14)

The actual junction temperature can be calculated with power dissipation in the AOZ24585QV and thermal impedance from junction to ambient.

$$T_{\text{iunction}} = (P_{\text{total loss}} - P_{\text{total loss}}) \times \theta_{\text{JA}} + T_{\text{A}}$$
 (15)

The maximum junction temperature of AOZ24585QV is 150°C, which limits the maximum load current capability.

The thermal performance of the AOZ24585QV is strongly affected by the PCB layout. Extra care should be taken by users during design process to ensure that the IC will operate under the recommended environmental conditions.

Rev. 1.3 July 2025 **www.aosmd.com** Page 16 of 20



## **Layout Considerations**

Several layout tips are listed below for the best electric and thermal performance.

- The LX pins and pad are connected to internal low side switch drain. They are low resistance thermal conduction path and most noisy switching node. Connect a copper plane to the LX pin to help thermal dissipation. The inductor needs to be placed as close to LX pin as possible.
- The IN pins and pad are connected to internal high side switch drain. They are also low resistance thermal conduction path. Connected a large copper plane to IN pins to help thermal dissipation.
- Connect a large PGND copper plane to PGND pin.
   Thick and short PGND trace could keep power path impedance low.
- Input decoupling capacitors should be connected to the IN pin and the PGND pin as close as possible to reduce the switching spikes.
- Decoupling capacitor C<sub>VCC</sub> should be connected to V<sub>CC</sub> and GND as close as possible. Connect this GND to GND layer with vias as shown in below figure. Place C<sub>VCC</sub> on the same layer with IC.

- 6. Connect AGND to GND layer with vias right close to AGND pin as shown in below figure.
- Voltage divider R1 and R2 should be placed as close as possible to FB and RGND. Place R1 and R2 on the same layer with IC.
- 8. RTON should be connected as close as possible to Pin 36 (TON pin). Place RTON on the same layer with IC.
- 9. A ground plane is preferred; Pin 7-10 (PGND) must be connected to the ground plane through via as shown in the figure below.
- Sensitive signal traces such as feedback trace must be shielded from all noise sources, especially the LX node.
- The feedback trace should be taken directly from output capacitor pad and use thin trace. FB trace goes through other layer and shielded by GND layer is acceptable.
- 12. No signal should run on nearby layer under the LX trace or under the inductor.
- 13. Pour copper plane on all unused board area and connect it to stable DC nodes, like VIN, GND or VOUT.
- 14. Insert at least two inner layers (or planes) connected to the power ground, in order to shield and isolate the small signal traces from noisy power lines.



Rev. 1.3 July 2025 **www.aosmd.com** Page 17 of 20



## Package Dimensions, QFN6x5-36L



## RECOMMENDED LAND PATTERN



| CVAAROLC | DIM  | ENSION IN | MM   | DIME  | NSION IN I | NCHES |
|----------|------|-----------|------|-------|------------|-------|
| SYMBOLS  | MIN  | NOM       | MAX  | MIN   | NOM        | MAX   |
| А        | 0.70 | 0.75      | 0.80 | 0.028 | 0.030      | 0.031 |
| A1       | 0.00 | -         | 0.05 | 0.000 | -          | 0.002 |
| A2       |      | 0.20REF   |      |       | 0.008REF   |       |
| b        | 0.20 | 0.25      | 0.30 | 0.008 | 0.010      | 0.012 |
| D        | 4.90 | 5.00      | 5.10 | 0.193 | 0.197      | 0.201 |
| D1       | 3.40 | 3.50      | 3.60 | 0.134 | 0.138      | 0.142 |
| D2       | 2.75 | 2.85      | 2.95 | 0.108 | 0.112      | 0.116 |
| D3       | 1.15 | 1.25      | 1.35 | 0.045 | 0.049      | 0.053 |
| D4       | 1.20 | 1.30      | 1.40 | 0.047 | 0.051      | 0.055 |
| E        | 5.90 | 6.00      | 6.10 | 0.232 | 0.236      | 0.240 |
| E1       | 1.52 | 1.62      | 1.72 | 0.060 | 0.064      | 0.068 |
| E2       | 1.82 | 1.92      | 2.02 | 0.072 | 0.076      | 0.080 |
| E3       | 1.62 | 1.72      | 1.82 | 0.064 | 0.068      | 0.072 |
| E4       | 2.04 | 2.14      | 2.24 | 0.080 | 0.084      | 0.088 |
| е        |      | 0.50BSC   |      |       | 0.02BSC    |       |
| G        | 0.15 | 0.20      | 0.25 | 0.006 | 0.008      | 0.010 |
| L        | 0.30 | 0.40      | 0.50 | 0.012 | 0.016      | 0.020 |
| L1       | 0.35 | 0.45      | 0.55 | 0.014 | 0.018      | 0.022 |
| L2       | 0.30 | 0.40      | 0.50 | 0.012 | 0.016      | 0.020 |

NOTE: CONTROLLING DIMENSION IS MILLIMETER. CONVERTED INCH DIMENSIONS ARE NOT NECESSARILY EXACT.



# Tape and Reel Dimensions, QFN6x5-36L



UNIT: MM

| PACKAGE | A0            | ВО            | КО            | D0                      | D1                      | W                       | E             | F             | PO            | P1            | P2            | T             |
|---------|---------------|---------------|---------------|-------------------------|-------------------------|-------------------------|---------------|---------------|---------------|---------------|---------------|---------------|
| QFN6x5  | 5.30<br>±0.10 | 6.30<br>±0.10 | 1.15<br>±0.10 | Ø1.50<br>+0.10<br>-0.00 | Ø1.50<br>+0.20<br>-0.00 | 12.00<br>+0.30<br>-0.10 | 1.75<br>±0.10 | 5.50<br>±0.05 | 4.00<br>±0.10 | 8.00<br>±0.10 | 2.00<br>±0.05 | 0.30<br>±0.03 |

# QFN6x5\_36L\_EP2\_S Reel



| ш | NII | т. | MM     |  |
|---|-----|----|--------|--|
| U | INI | ١. | IVIIVI |  |

| TAPE SIZE | REEL SIZE | М             | N               | W             | W1             | Н                     | K    | S             | G | R | V |
|-----------|-----------|---------------|-----------------|---------------|----------------|-----------------------|------|---------------|---|---|---|
| 12 mm     | Ø330      | Ø330<br>±0.50 | Ø97.00<br>±0.10 | 13.0<br>±0.30 | 17.40<br>±1.00 | Ø13.0<br>+0.5<br>-0.2 | 10.6 | 2.00<br>±0.50 |   | - |   |

# QFN6x5\_36L\_EP2\_S Tape





## **Part Marking**



#### LEGAL DISCLAIMER

Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations.

AOS' products are provided subject to AOS' terms and conditions of sale which are set forth at: http://www.aosmd.com/terms and conditions of sale

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.

2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 1.3 July 2025 **www.aosmd.com** Page 20 of 20