



High-Current, High-Performance
DrMos Power Module

#### **General Description**

The AOZ5332QI is a high efficiency synchronous buck power stage module consisting of two asymmetrical MOSFETs and an integrated driver. The MOSFETs are individually optimized for operation in the synchronous buck configuration. The High-Side MOSFET is optimized to achieve low capacitance and gate charge for fast switching with low duty cycle operation. The Low-Side MOSFET has ultra low ON resistance to minimize conduction loss.

The AOZ5332QI uses a PWM input for accurate control of the power MOSFETs switching activities, is compatible with 3V and 5V (CMOS) logic and supports Tri-State PWM.

A number of features are provided making the AOZ5332QI a highly versatile power module. The bootstrap diode is integrated in the driver. The Low-Side MOSFET can be driven into diode emulation mode to provide asynchronous operation and improve light-load performance. The pin-out is also optimized for low parasitics, keeping their effects to a minimum.

#### **Features**

- 2.5V to 25V power supply range
- 4.5V to 5.5V driver supply range
- 50A continuous output current
  - Up to 80A with 10ms ON pulse
  - Up to 120A with 10us ON pulse
- Up to 2MHz switching operation
- 3V / 5V PWM / Tri-State input compatible
- Under-Voltage Lockout protection
- SMOD# control for Diode Emulation / CCM operation
- Low Profile 5x5 QFN-31L package

#### **Applications**

- · Memory and graphic cards
- VRMs for motherboards
- Point of load DC/DC converters
- · Video gaming console



### **Typical Application**





### **Ordering Information**

| Part Number A |           | Ambient Temperature Range | Package    | Environmental |
|---------------|-----------|---------------------------|------------|---------------|
|               | AOZ5332QI | -40°C to +125°C           | QFN5x5-31L | RoHS          |



All AOS products are offered in packages with Pb-free plating and compliant to RoHS standards. Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

### **Pin Configuration**



QFN5x5-31L (Top View)

Rev. 2.0 October 2018 **www.aosmd.com** Page 2 of 15



### **Pin Description**

| Pin Number Pin Name                              |       | Pin Function                                                                                                                                                                                          |
|--------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                | PWM   | PWM input signal from the controller IC. When DISB#=0V, the internal resistor divider will be disconnected and this pin will be at high impedance.                                                    |
| 2                                                | SMOD# | Pull low to enable Discontinuous Mode of Operation (DCM), Diode Emulation or Skip Mode. There is an internal pull-down resistor to AGND.                                                              |
| 3                                                | VCC   | 5V Bias for Internal Logic Blocks. Ensure to position a 1µF MLCC directly between VCC and AGND (Pin 4).                                                                                               |
| 4                                                | AGND  | Signal Ground.                                                                                                                                                                                        |
| 5                                                | воот  | High-Side MOSFET Gate Driver supply rail. Connect a 100nF ceramic capacitor between BOOT and the PHASE (Pin 7).                                                                                       |
| 6                                                | NC    | Internally connected to VIN paddle. It can be left floating (no connect) or tied to VIN.                                                                                                              |
| 7                                                | PHASE | This pin is dedicated for bootstrap capacitor AC return path connection from BOOT (Pin 5).                                                                                                            |
| 8, 9, 10, 11                                     | VIN   | Power stage High Voltage Input (Drain connection of High-Side MOSFET).                                                                                                                                |
| 12, 13, 14, 15                                   | PGND  | Power Ground pin for power stage (Source connection of Low-Side MOSFET).                                                                                                                              |
| 16, 17, 18, 19,<br>20, 21, 22, 23,<br>24, 25, 26 | VSWH  | Switching node connected to the Source of High-Side MOSFET and the Drain of Low-Side MOSFET. These pins are used for Zero Cross Detection and Anti-Overlap Control as well as main inductor terminal. |
| 27, 33                                           | GL    | Low-Side MOSFET Gate connection. This is for test purposes only.                                                                                                                                      |
| 28                                               | PGND  | Power Ground pin for High-Side and Low-Side MOSFET Gate Drivers. Ensure to connect 1µF directly between PGND and PVCC (Pin 29).                                                                       |
| 29                                               | PVCC  | 5V Power Rail for High-Side and Low-Side MOSFET Drivers. Ensure to position a 1μF MLCC directly between PVCC and PGND (Pin 28).                                                                       |
| 30                                               | THWN  | Thermal warning indicator. This is an open-drain output. When the temperature at the driver IC die reaches the Over Temperature Threshold, this pin is pulled low.                                    |
| 31                                               | DISB# | Output disable pin. When this pin is pulled to a logic low level, the IC is disabled. There is an internal pull-down resistor to AGND.                                                                |



### **Functional Block Diagram**





### **Absolute Maximum Ratings**

Exceeding the Absolute Maximum Ratings may damage the device.

| Parameter                                                  | Rating                        |  |  |
|------------------------------------------------------------|-------------------------------|--|--|
| Low Voltage Supply (VCC, PVCC)                             | -0.3V to 7V                   |  |  |
| High Voltage Supply (VIN)                                  | -0.3V to 30V                  |  |  |
| Control Inputs (PWM, SMOD#, DISB#)                         | -0.3V to<br>(VCC+0.3V)        |  |  |
| Output (THWN)                                              | -0.3V to<br>(VCC+0.3V)        |  |  |
| Bootstrap Voltage DC (BOOT-PGND)                           | -0.3V to 33V                  |  |  |
| Bootstrap Voltage Transient <sup>(1)</sup> (BOOT-PGND)     | -8V to 40V                    |  |  |
| Bootstrap Voltage DC<br>(BOOT-PHASE/VSWH)                  | -0.3V to 7V                   |  |  |
| BOOT Voltage Transient <sup>(1)</sup><br>(BOOT-PHASE/VSWH) | -0.3V to 9V                   |  |  |
| Switch Node Voltage DC (PHASE/VSWH)                        | -0.3V to 30V                  |  |  |
| Switch Node Voltage Transient <sup>(1)</sup> (PHASE/VSWH)  | -8V to 38V                    |  |  |
| Low-Side Gate Voltage DC (GL)                              | (PGND-0.3V) to<br>(PVCC+0.3V) |  |  |
| Low-Side Gate Voltage Transient <sup>(1)</sup> (GL)        | (PGND-2.5V) to<br>(PVCC+0.3V) |  |  |
| VSWH Current DC                                            | 50A                           |  |  |
| VSWH Current 10ms Pulse                                    | 80A                           |  |  |
| VSWH Current 10us Pulse                                    | 120A                          |  |  |
| Storage Temperature (T <sub>S</sub> )                      | -65°C to +150°C               |  |  |
| Max Junction Temperature (T <sub>J</sub> )                 | 150°C                         |  |  |
| ESD Rating <sup>(3)</sup>                                  | 2kV                           |  |  |

### Notes:

- 1. Peak voltages can be applied for 10ns per switching cycle.
- 2. Peak voltages can be applied for 20ns per switching cycle.
- 3. Devices are inherently ESD sensitive, handling precaution are required. Human body model rating: 1.5 $\Omega$  in series with 100pF.

### **Recommended Operating Ratings**

The device is not guaranteed to operate beyond the Maximum Operating Ratings.

| Parameter                                       | Rating         |
|-------------------------------------------------|----------------|
| High Voltage Supply (VIN)                       | 2.5V to 25V    |
| Low Voltage / MOSFET Driver<br>Supply VCC, PVCC | 4.5V to 5.5V   |
| Control Inputs<br>(PWM, SMOD#, DISB#)           | 0V to VCC      |
| Output (THWN)                                   | 0V to VCC      |
| Operating Frequency                             | 200kHz to 2MHz |

## Electrical Characteristics<sup>(4)</sup>

 $T_A$  = 25°C to 125°C. Typical values reflect 25°C ambient temperature;  $V_{IN}$  = 12V, VCC= PVCC= DISB# = 5.0V, unless otherwise specified.

| Symbol                | Parameter                                                                 | Conditions       | Min. | Тур. | Max. | Units |  |  |  |
|-----------------------|---------------------------------------------------------------------------|------------------|------|------|------|-------|--|--|--|
| General               | General                                                                   |                  |      |      |      |       |  |  |  |
| V <sub>IN</sub>       | Power Stage Power Supply                                                  |                  | 2.5  |      | 25   | V     |  |  |  |
| V <sub>CC</sub>       | $V_{CC}$ Low Voltage Bias Supply $R_{\theta JC}^{(4)}$ Thermal Resistance | PVCC = VCC       | 4.5  |      | 5.5  | V     |  |  |  |
| $R_{\theta JC}^{(4)}$ |                                                                           | PCB Temp = 100°C |      | 2.5  |      | °C/W  |  |  |  |
| $R_{\theta JA}^{(4)}$ | Thermal Resistance                                                        |                  |      | 13.8 |      | °C/W  |  |  |  |
| Input Supply and UVLO |                                                                           |                  |      |      |      |       |  |  |  |
| V <sub>CC_UVLO</sub>  | - Under-Voltage Lockout                                                   | VCC Rising       |      | 3.5  | 3.9  | V     |  |  |  |
| V <sub>CC_HYST</sub>  | Onder-voitage Lockout                                                     | VCC Hysteresis   |      | 400  |      | mV    |  |  |  |

Rev. 2.0 October 2018 **www.aosmd.com** Page 5 of 15



# Electrical Characteristics<sup>(4)</sup>

 $T_A$  = 25°C to 125°C. Typical values reflect 25°C ambient temperature;  $V_{IN}$  = 12V, VCC= PVCC= DISB# = 5.0V, unless otherwise specified.

| Symbol                       | Parameter                                              | Conditions                                                                                                      | Min. | Тур. | Max. | Units    |
|------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|----------|
|                              |                                                        | DISB# = 0V                                                                                                      |      | 1    |      |          |
|                              | Control Circuit Biog Comment                           | SMOD# = 5V, PWM = 0V                                                                                            |      | 550  |      | μA       |
| I <sub>VCC</sub>             | Control Circuit Bias Current                           | SMOD# = 0V, PWM = 0V                                                                                            |      | 535  |      | 1        |
|                              |                                                        | SMOD# = 0V, PWM =1.65V                                                                                          |      | 430  |      |          |
| ,                            | Daile Circuit On anting Commant                        | PWM = 400kHz, 20% Duty Cycle                                                                                    |      | 20   |      | mA       |
| I <sub>PVCC</sub>            | Drive Circuit Operating Current                        | PWM = 1MHz, 20% Duty Cycle                                                                                      |      | 50   |      | mA       |
| PWM Input                    |                                                        |                                                                                                                 |      | l    | 1    | <u>I</u> |
| V <sub>PWMH</sub>            | Logic High Input Voltage                               |                                                                                                                 | 2.7  |      |      | V        |
| $V_{PWML}$                   | Logic Low Input Voltage                                |                                                                                                                 |      |      | 0.72 | V        |
| I <sub>PWM_SRC</sub>         | DIAMA Division 1.0                                     | PWM = 0V                                                                                                        |      | -150 |      | μA       |
| I <sub>PWM_SNK</sub>         | PWM Pin Input Current                                  | PWM = 3.3V                                                                                                      |      | 150  |      | μA       |
| V <sub>TRI</sub>             | PWM Tri-State Window                                   |                                                                                                                 | 1.35 |      | 1.95 | V        |
| V <sub>PMW_</sub> -<br>FLOAT | PWM Tri-State Voltage Clamp                            | PWM = Floating                                                                                                  |      | 1.65 |      | V        |
| DISB# Input                  |                                                        |                                                                                                                 |      | l    | l    |          |
| V <sub>DISB# ON</sub>        | Enable Input Voltage                                   |                                                                                                                 | 2.0  |      |      | V        |
| V <sub>DISB#_OFF</sub>       | Disable Input Voltage                                  |                                                                                                                 |      |      | 0.8  | V        |
| R <sub>DISB#</sub>           | DISB# Input Resistance                                 | Pull-Down Resistor                                                                                              |      | 850  |      | kΩ       |
| SMOD# Input                  | t                                                      |                                                                                                                 |      | l    | 1    | <u>I</u> |
| V <sub>SMOD# H</sub>         | Logic High Input Voltage                               |                                                                                                                 | 2.0  |      |      | V        |
| V <sub>SMOD# L</sub>         | Logic Low Input Voltage                                |                                                                                                                 |      |      | 0.8  | V        |
| R <sub>SMOD#</sub>           | SMOD# Input Resistance                                 | Pull-Down Resistor                                                                                              |      | 850  |      | kΩ       |
| Gate Driver T                | iming                                                  |                                                                                                                 |      |      |      | 1        |
| t <sub>PDLU</sub>            | PWM to High-Side Gate                                  | PWM: $H \rightarrow L$ , VSWH: $H \rightarrow L$                                                                |      | 30   |      | ns       |
| t <sub>PDLL</sub>            | PWM to Low-Side Gate                                   | PWM: L $\rightarrow$ H, GL: H $\rightarrow$ L                                                                   |      | 25   |      | ns       |
| t <sub>PDHU</sub>            | Low-Side to High-Side Gate Deadtime                    | GL: $H \rightarrow L$ , $GH^{(6)}$ : $L \rightarrow H$                                                          |      | 15   |      | ns       |
| t <sub>PDHL</sub>            | High-Side Low-Side to Low-Side Gate Tri-State Deadtime | VSWH: $H \rightarrow 1V$ , GL: $L \rightarrow H$                                                                |      | 13   |      | ns       |
| t <sub>TSSHD</sub>           | Tri-State Shutdown Delay                               | PWM: $L \rightarrow V_{TRI}$ , GL: $H \rightarrow L$ and PWM: $H \rightarrow V_{TRI}$ , VSWH: $H \rightarrow L$ |      | 25   |      | ns       |
| t <sub>TSEXIT</sub>          | Tri-State Propagation Delay                            | PWM: $V_{TRI} \rightarrow H$ , VSWH: $L \rightarrow H$<br>PWM: $V_{TRI} \rightarrow L$ , GL: $L \rightarrow H$  |      | 35   |      | ns       |
| t <sub>LGMIN</sub>           | LS Minimum On Time                                     | SMOD# = L                                                                                                       |      | 350  |      | ns       |
| Thermal Noti                 | fication <sup>(5)</sup>                                |                                                                                                                 |      |      | 1    |          |
| t <sub>JTHWN</sub>           | Junction Thermal Threshold                             | Temperature Rising                                                                                              |      | 150  |      | °C       |
| t <sub>JHYST</sub>           | Junction Thermal Hysteresis                            |                                                                                                                 |      | 30   |      | °C       |
| V <sub>THWN</sub>            | THWN Pin Output Low                                    | I <sub>THWN</sub> = 0.5mA                                                                                       |      | 60   |      | mV       |
| R <sub>THWN</sub>            | THWN Pull-Down Resistance                              |                                                                                                                 |      | 120  |      | Ω        |

#### Note:

- 4. All voltages are specified with respect to the corresponding AGND pin.
- 5. Characterization value. Not tested in production.
- 6. GH is an internal pin.



**Table 1. Input Control Truth Table** 

| DISB# | SMOD# | PWM       | GH (Not a Pin) | GL                                                     |
|-------|-------|-----------|----------------|--------------------------------------------------------|
| L     | X     | Х         | L              | L                                                      |
| Н     | L     | Н         | Н              | L                                                      |
| Н     | L     | L         | L              | H, Forward I <sub>L</sub><br>L, Reverse I <sub>L</sub> |
| Н     | X     | Tri-State | L              | L                                                      |
| Н     | Н     | Н         | Н              | L                                                      |
| Н     | Н     | L         | L              | Н                                                      |

### **Timing Diagrams**



Figure 1. PWM Logic Input Timing Diagram



Figure 2. PWM Tri-State Hold Off and Exit Timing Diagram

Rev. 2.0 October 2018 **www.aosmd.com** Page 7 of 15



#### **Typical Characteristics**

 $T_A = 25$ °C,  $V_{IN} = 12$ V, PVCC = VCC = 5V, unless otherwise specified.



Figure 3. Efficiency vs Load Current



Figure 4. Power Loss vs Load Current



Figure 5. PWM Threshold Voltage vs VCC Voltage



Figure 6. PWM Threshold Voltage vs Temperature

Rev. 2.0 October 2018 **www.aosmd.com** Page 8 of 15



#### **Typical Characteristics** (continued)

 $T_A = 25$ °C,  $V_{IN} = 12$ V, PVCC = VCC = 5V, unless otherwise specified.



Figure 7. SMOD# Threshold Voltage vs Temperature



Figure 8. VCC UVLO Threshold Voltage vs Temperature



Figure 9. DISB# Threshold Voltage vs Temperature



Figure 10. VCC Quiescent Current vs Temperature (SMOD# = 5V, PWM = 0V)

Rev. 2.0 October 2018 **www.aosmd.com** Page 9 of 15



#### **Application Information**

AOZ5332QI is a fully integrated power module designed to work over an input voltage range of 2.5V to 25V with a separate 5V supply for gate drive and internal control circuitry. The MOSFETs are individually optimized for efficient operation on either High-Side or Low-Side switches in a low duty cycle synchronous buck converter. High current MOSFET Gate Drivers are also integrated, minimizing parasitic loop inductance resulting to optimum switching.

#### **Powering the Module and the Gate Drives**

An external supply PVCC = 5V is required for driving the MOSFETs. The MOSFETs are designed with optimally customized gate thresholds voltages, achieving the most advantageous compromise between fast switching speed and minimal power loss. The control logic supply VCC can be derived from the gate drive supply PVCC through an RC filter to bypass the switching noise. The gate driver is capable of supplying several amperes of peak current into the Low-Side MOSFET to achieve extremely fast switching. A ceramic bypass capacitor of  $1\mu F$  or higher is recommended from PVCC to AGND.

The boost supply for driving the High-Side MOSFET is generated by connecting a small capacitor (100nF) between the BOOT pin and the PHASE node. It is recommended that this capacitor Cboot be connected as close as possible to the device across pins 5 and 7. The Bootstrap Diode is integrated into the package. Rboot is an optional resistor used by designers to slow down the turn on speed of the High-Side MOSFET. Typical values between  $1\Omega$  to  $5\Omega$  is a compromise between the need to keep both the switching time and VSWH node spikes as low as possible.

#### **Under-voltage Lockout**

The AOZ5332QI carries out normal operation when VCC rises above the UVLO exit threshold voltage. The undervoltage lockout is set at 3.5V nominally and exits the lockout when the VCC rises above this voltage threshold. Since the PWM control signals are provided typically from an external controller, extra care must be taken during start up.

Typical system operation begins with a soft start sequence to minimize in-rush current through the converter during start up. Powering the module with a full duty cycle PWM signal may lead to a number of undesirable consequences as explained below. AOZ5332QI provides UVLO and thermal monitor protection. The PWM controller should provides current monitoring and protection under all possible operating and transient conditions.

#### Disable (DISB#) Function

The AOZ5332QI provides enable and disable function through DISB# pin. In the low state, the DISB# pin shuts down the driver IC and disables both High-Side and Low-Side MOSFETs. In this state, standby current is minimized. A weak internal pull-down resistor is connected to AGND.

In the high state, the DISB# pin enables the driver IC, and the driver signal follows the external PWM signal.

#### **Input Voltage VIN**

AOZ5332QI is rated to operate over a wide input range of 2.5V to 25V. As with any other synchronous buck converter, large pulse currents at high frequency and extremely high di/dt rates will be drawn by the module during normal operation. It is strongly recommended to bypass the input supply (VIN) very close to the package leads with X7R or X5R quality surface mount ceramic capacitors.

The High-Side MOSFET is optimized for fast switching with low duty ratios made possible due to low gate charges ( $Q_G$ ). When the module is operated at low VIN the duty cycle ratio will be higher and conduction losses in the High-Side MOSFET will also be correspondingly higher. The total power loss for the module may still be low but the High-Side MOSFET higher conduction losses may generate higher temperature. The two MOSFETs have their own exposed pads and PCB copper areas for heat dissipation. Hence, it is recommended that worst case junction temperature be measured for both High-Side MOSFET and Low-Side MOSFET to ensure they are operating within safe limits at high duty cycle ratio.

#### **PWM Input**

AOZ5332QI is compatible with 3V and 5V (CMOS) PWM logic. Refer to Figure 1 for PWM logic timing and propagation delays diagram between PWM input and the MOSFET gate drives.

The PWM input is also a Tri-State compatible input. When the PWM output of the Master Controller is in high impedance or not connected, both the gate driver outputs will turn off the MOSFETs. The PWM Input and Tri-State Thresholds table in Table 2 lists the thresholds levels for high and low level transitions as well as Tri-State window. As shown in Figure 2, there is a HOLDOFF delay between the corresponding PWM Tri-State signal and the output gate drivers being pulled low. This delay is typically 25ns and intended to prevent spurious triggering caused by Tri-State mode entrance.



Table 2. PWM Input and Tri-State Threshold

| Threshold | V <sub>PWMH</sub> | V <sub>PWML</sub> | V <sub>TRIH</sub> | V <sub>TRIL</sub> |
|-----------|-------------------|-------------------|-------------------|-------------------|
| AOZ5332QI | 2.7V              | 0.72V             | 1.35V             | 1.95V             |

Note: See Figure 2 for propagation delays and Tri-State window.

# Diode Mode Emulation of Low-Side MOSFET (SMOD#)

AOZ5332QI can be operated in the diode emulation or pulse skipping mode using the SMOD# pin. This enables the converter to operate in asynchronous mode during start up, light load or under pre-bias conditions. If SMOD# is taken high, the controller will use the PWM signal and generate both the High and Low-Side complementary gate drive outputs with minimal antioverlap delays necessary to avoid cross conduction. When the SMOD# pin is pulled low, the High-Side MOSFET drive is not affected but the module's diode emulation mode is activated for the Low-Side MOSFET. See Table 1 for all possible logic inputs and corresponding output drive conditions.

#### **Gate Drives**

AOZ5332QI has an internal high current high speed driver for both High-Side MOSFET and Low-Side MOSFET. Propagation delays between transitions of the PWM waveform and corresponding gate drives are kept to the minimum. AOZ5332QI has an internal adaptive logic to avoid shoot through and optimize dead time. The shoot through protection ensures that both High-Side and Low-Side MOSFETs are not turned ON at the same time.

#### 1) PWM from logic Low to logic High

When the falling edge of GL goes below 1V, the blanking period is activated. After a pre-determined value (t<sub>PDHU</sub>), the High-Side MOSFET is turned on. High-Side

#### 2) PWM from logic High to logic Low

When the falling edge of VSWH voltage goes below 1V, the blanking period is activated. After a pre-determined value (tpDHL), the low-side MOSFET is turned on.

#### **Thermal Warning (THWN)**

The module temperature is internally sensed and an alarm is asserted if it exceeds 150°C. The alarm is reset when the temperature cools down to 120°C. The THWN is an open drain pin that is pulled to AGND to indicate an over-temperature condition. It may be pulled up to VCC through a resistor for monitoring purposes. The AOZ5332QI device will not power down during the over temperature condition.

#### **PCB Layout Guidelines**

AOZ5332QI is a high current module rated for operation up to 2MHz. This requires fast switching speeds to keep the switching losses and device temperatures within limits. Having a robust gate driver integrated in the package eliminates driver-to-MOSFET gate pad parasitics of the package or PCB.

While excellent switching speeds can be achieved, correspondingly high levels of dv/dt and di/dt will be observed throughout the power train which requires careful attention to PCB layout to minimize voltage spikes and other transients. As with any synchronous buck converter layout, the critical requirement is to minimize the area of the primary switching current loop, formed by the VIN, VSWH and the input bypass capacitor CVIN. The PCB design is somewhat simplified because of the optimized pin out in AOZ5332QI. The bulk of VIN and PGND pins are located adjacent to each other and the input capacitors should be placed as close as possible to these pins. The area of the secondary switching loop, formed by Low-Side MOSFET, output inductor and output capacitor Cout is the next critical parameter. This requires the second layer or "Inner 1" be the PGND plane. Via should be placed near input capacitors' PGND pads.

While AOZ5332QI is optimally efficient, it can still dissipate high power which requires attention to thermal design. MOSFETs in the package are directly attached to individual exposed pads to simplify thermal management. Both VIN and VSWH pads should be attached to large areas of PCB copper. Thermal relief pads should be placed correspondingly to ensure proper heat dissipation to the board. An inner power plane layer dedicated to VIN, typically the High Voltage system input, is desirable and vias should be provided near the device to connect the VIN pads to the power plane. Significant amount of heat is dissipated through multiple PGND pins. A large copper area connected to the PGND pins in addition to the system ground plane through vias will further improve thermal dissipation.





Figure 11. Top Layer of Demo Board, VIN, VSWH and PGND Copper Pads

As shown on Figure 11, the top most layer of the PCB should comprise of wide and exposed copper area for the primary AC current loop that runs along VIN pad originating from the input capacitors that are mounted to a large PGND pad. They serve as thermal relief as heat flows down to the VIN exposed pad that fan out to a wider area. Adding vias will only help transfer heat to cooler regions of the PCB board through the other layers beneath but serve no purpose to AC activity as all the AC current sees the lowest impedance on the top layer only.

As the primary and secondary (complimentary) AC current loops move through VIN to VSWH and through PGND to VSWH, large positive and negative voltage spike appear at the VSWH terminal which are caused by the large internal dl/dts produced by the in- package parastics. To minimize the effects of this interference, the VSWH terminal at which the main inductor L is mounted so the inductor can physically fit. The goal is to employ the least amount of copper area for this VSWH terminal just enough so the inductor can be securely mounted.

To minimize the effects of switching noise coupling to the rest of the sensitive areas of the PCB, the area directly underneath the designated VSWH pad or Inductor terminal is voided and the shape of this void is replicated descending down through the rest of the layers. Refer to Figure 12.



Figure 12. Bottom Layer of PCB

Positioning via through the landing pattern of the VIN and PGND thermal pads will help quickly facilitate the thermal build up and spread the heat much more quickly towards the surrounding copper layers descending from the top layer. (See RECOMMENDED LANDING PATTERN AND VIA PLACEMENT section).

The exposed pads dimensional footprint of the 5x5 QFN package is shown on the package dimensions page. For optimal thermal relief, it is recommended to fill the PGND and VIN exposed landing pattern with 10mil diameter vias. 10mil diameter is a commonly used via diameter as it is optimally cost effective based on the tooling bit used in manufacturing. Each via is associated with a 20mil diameter keep out. Maintain a 5mil clearance (127um) around the inside edge of each exposed pad in an event of solder overflow, potentially shorting with the adjacent expose thermal pad.

The exposed pads dimensional footprint of the 5x5 QFN package is shown on the package dimensions page. For optimal thermal relief, it is recommended to fill the PGND and VIN exposed landing pattern with 10mil diameter vias. 10mil diameter is a commonly used via diameter as it is optimally cost effective based on the tooling bit used in manufacturing. Each via is associated with a 20mil diameter keep out. Maintain a 5mil clearance (127um) around the inside edge of each exposed pad in an event of solder overflow, potentially shorting with the adjacent expose thermal pad.



### Package Dimensions, QFN5x5A-31L, EP3\_S





TOP VIEW

SIDE VIEW

**BOTTOM VIEW** 



SIDE VIEW

#### RECOMMENDED LAND PATTERN



| OVADOL O | DIMENSION IN MM |         |       | DIMENSION IN INCHES |          |        |  |  |
|----------|-----------------|---------|-------|---------------------|----------|--------|--|--|
| SYMBOLS  | MIN             | NOM     | MAX   | MIN                 | NOM      | MAX    |  |  |
| Α        | 0.700           | 0.750   | 0.800 | 0.028               | 0.030    | 0.031  |  |  |
| A1       | 0.000           | -       | 0.050 | 0.000               | -        | 0.002  |  |  |
| A2       |                 | 0.2REF  |       |                     | 0.008REF | 008REF |  |  |
| D        | 4.900           | 5.000   | 5.100 | 0.193               | 0.197    | 0.201  |  |  |
| E        | 4.900           | 5.000   | 5.100 | 0.193               | 0.197    | 0.201  |  |  |
| D1       | 1.870           | 1.920   | 1.970 | 0.074               | 0.076    | 0.078  |  |  |
| D2       | 0.850           | 0.900   | 0.950 | 0.033               | 0.035    | 0.037  |  |  |
| D3       | 0.990           | 1.040   | 1.090 | 0.039               | 0.041    | 0.043  |  |  |
| D4       | 0.250           | 0.300   | 0.350 | 0.010               | 0.012    | 0.014  |  |  |
| D5       | 0.200           | 0.250   | 0.300 | 0.008               | 0.010    | 0.012  |  |  |
| E1       | 3.875           | 3.925   | 3.975 | 0.153               | 0.155    | 0.156  |  |  |
| E2       | 1.270           | 1.320   | 1.370 | 0.050               | 0.052    | 0.054  |  |  |
| E3       | 2.050           | 2.100   | 2.150 | 0.081               | 0.083    | 0.085  |  |  |
| E4       | 0.500           | 0.550   | 0.600 | 0.020               | 0.022    | 0.024  |  |  |
| E5       | 1.661           | 1.711   | 1.761 | 0.065               | 0.067    | 0.069  |  |  |
| E6       | 3.061           | 3.111   | 3.161 | 0.121               | 0.122    | 0.124  |  |  |
| E7       | 0.836           | 0.886   | 0.936 | 0.033               | 0.035    | 0.037  |  |  |
| E8       | 1.650           | 1.700   | 1.750 | 0.065               | 0.067    | 0.069  |  |  |
| L        | 0.350           | 0.400   | 0.450 | 0.014               | 0.016    | 0.018  |  |  |
| L1       | 0.350           | 0.400   | 0.450 | 0.014               | 0.016    | 0.018  |  |  |
| L2       | 0.575           | 0.625   | 0.675 | 0.023               | 0.025    | 0.027  |  |  |
| L3       | 0.350           | 0.400   | 0.450 | 0.014               | 0.016    | 0.018  |  |  |
| L4       | 0.400           | 0.450   | 0.500 | 0.016               | 0.018    | 0.020  |  |  |
| L5       | 0.450           | 0.500   | 0.550 | 0.018               | 0.020    | 0.022  |  |  |
| b        | 0.200           | 0.250   | 0.300 | 0.008               | 0.010    | 0.012  |  |  |
| b1       | 0.130           | 0.180   | 0.230 | 0.005               | 0.007    | 0.009  |  |  |
| е        |                 | 0.50BSC |       | 0.02BSC             |          |        |  |  |

UNIT: mm

Rev. 2.0 October 2018 **www.aosmd.com** Page 13 of 15



### Tape and Reel Drawing, QFN5x5A-31L, EP3\_S

#### **Carrier Tape**



#### Reel



#### Leader/Trailer & Orientation





#### Part Marking



#### LEGAL DISCLAIMER

Alpha and Omega Semiconductor makes no representations or warranties with respect to the accuracy or completeness of the information provided herein and takes no liabilities for the consequences of use of such information or any product described herein. Alpha and Omega Semiconductor reserves the right to make changes to such information at any time without further notice. This document does not constitute the grant of any intellectual property rights or representation of non-infringement of any third party's intellectual property rights.

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 2.0 October 2018 **www.aosmd.com** Page 15 of 15