

# AOZ7523

Current Mode Flyback Converter with HV Start-Up and Advanced Features

### **General Description**

AOZ7523 is a series of current mode controllers with a 650V integrated power MOSFET, and a X-capacitor discharge function (Bleeding Resistor Removal, BRR), Brown-In/Brown-Out (Lossless Brown-Out, LBO) plus a high voltage start-up circuitry. The series also provides frequency foldback and skip mode during light load conditions to achieve excellent light load efficiency and low power standby mode. As well as a digital Spread Spectrum Clock Generator (SSCG) to improve EMI emissions. In addition, AOZ7523 includes cycle-by-cycle current limit, Under Voltage Lockout (UVLO), VDD OVP, DMAG pin OVP, Over Load Protection (OLP), CS pin protection, Secondary-Side Diode Short protection (SSDS).

### **Applications**

- SMPS
- NB Adapter
- Charger

#### **Features**

- Integrated with 650V HV MOSFET
- Integrated bleeding resistor removal function
- Integrated brown-in/brown-out function
- Integrated HV start-up circuitry
- Under-voltage lockout: 7V/15V
- Low operation current
- Lower operation current in skip mode (<450µA)</li>
- Built-in 65kHz/130kHz operation frequency
- Current mode control
- Soft-start
- Leading edge blanking function on current sense
- Built-in slope compensation
- Cycle-by-cycle current limit
- Minimum on time modulation to minimize acoustic noise
- Frequency foldback mode and skip mode operation
- Frequency spread by spread spectrum clock generator (SSCG)
- VDD over-voltage protection
- Dmag pin over-voltage protection
- Secondary-side diode short protection
- CS pin protection
- Internal over-temperature protection



### **Typical Application**





### **Ordering Information**

| Part Number | Ambient Temperature Range | Package | Environmental |  |  |  |
|-------------|---------------------------|---------|---------------|--|--|--|
| AOZ7523XAI  | -40°C to +125°C           | SO-13   | Green Product |  |  |  |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant.

Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.



| Part Number         | AOZ7523GAI    | AOZ7523LAI    | AOZ7523AAI    | AOZ7523RAI    | AOZ7523HAI    |
|---------------------|---------------|---------------|---------------|---------------|---------------|
| Switching Frequency | 65kHz         | 65kHz         | 65kHz         | 65kHz         | 130kHz        |
| OLP / SSDS          | Auto Recovery | Auto Recovery | Latch         | Auto Recovery | Auto Recovery |
| VDD OVP             | Auto Recovery | Latch         | Latch         | Auto Recovery | Auto Recovery |
| DMAG OVP            | Latch         | Latch         | Latch         | Auto Recovery | Latch         |
| DMAG Low            | Auto Recovery | Latch         | Latch         | Latch         | Auto Recovery |
| Internal OTP        | Auto Recovery |

**Table 1. Protection Version** 

# **Pin Configuration**



### **Pin Description**

| Pin Number | Pin Name | Pin Function                                                         |
|------------|----------|----------------------------------------------------------------------|
| 1          | DMAG     | Demagnetize pin for voltage sense.                                   |
| 2          | FB       | Feedback pin for voltage loop.                                       |
| 3          | CS       | Current sense pin for current loop.                                  |
| 4          | GND      | Ground.                                                              |
| 5          | SOURCE   | Source pin of MOSFET.                                                |
| 6~11       | DRAIN    | Drain pin of MOSFET.                                                 |
| 12         | VDD      | Power supply pin for controller.                                     |
| 13         | HV       | High voltage start-up current supply and input AC voltage detection. |

Rev. 1.0 January 2017 **www.aosmd.com** Page 2 of 15



# **Absolute Maximum Ratings**

Exceeding the Absolute Maximum Ratings may damage the device.

| Parameter                                             | Rating          |
|-------------------------------------------------------|-----------------|
| V <sub>HV</sub>                                       | 0V to 500V      |
| V <sub>DRAIN</sub>                                    | 0V to 650V      |
| $V_{VDD}$                                             | 0.3V to 30V     |
| V <sub>DMEG</sub> , V <sub>FB</sub> , V <sub>CS</sub> | -0.3V to 6V     |
| GND                                                   | -0.3V to +0.3V  |
| Package Power Dissipation                             | 1.4W            |
| Junction Temperature (T <sub>J</sub> )                | +150°C          |
| Storage Temperature (T <sub>S</sub> )                 | -65°C to +150°C |
| ESD HBM <sup>(1)</sup> (Except HV Pin)                | 4kV             |
| ESD CDM <sup>(1)</sup> (Except HV Pin)                | 1kV             |

### Note:

# **Recommended Operating Conditions**

The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions.

| Parameter                                           | Rating          |
|-----------------------------------------------------|-----------------|
| Supply Voltage (V <sub>DD</sub> )                   | 7.5V to 25V     |
| Ambient Temperature (T <sub>A</sub> )               | -40°C to +105°C |
| Package Thermal Resistance SO-13 (θ <sub>JA</sub> ) | 65°C/W          |

# Electrical Characteristics

 $T_A = -25$ °C to 85°C,  $V_{DD} = 15$ V, unless otherwise specified

| Symbol                | Parameter                                     | Parameter Conditions                                         |     |     |     |     |  |
|-----------------------|-----------------------------------------------|--------------------------------------------------------------|-----|-----|-----|-----|--|
| HV MOSFE              | Т                                             |                                                              |     |     |     |     |  |
| BV <sub>DSS</sub>     | Drain-Source Breakdown Voltage                | $I_D = 250\mu A, V_{GS} = 0V, T_J = 25^{\circ}C$             | 650 |     |     | V   |  |
| I <sub>DSS</sub>      | Zero Gate Voltage Drain Current               | V <sub>DS</sub> = 650V, V <sub>GS</sub> = 0V,                |     |     | 1   | μA  |  |
| R <sub>DS(ON)</sub>   | Static Drain-Source On-Resistance             |                                                              |     |     | 1.8 | Ω   |  |
| I <sub>D</sub>        | Continuous Drain Current                      | T <sub>C</sub> = 25°C                                        |     |     | 3.5 | Α   |  |
| I <sub>DM</sub>       | Pulse Drain Current                           |                                                              |     |     | 16  | Α   |  |
| HV                    |                                               |                                                              |     |     | •   |     |  |
| I <sub>HV</sub>       | Supply Current from HV Pin                    | V <sub>HV</sub> = 100V, V <sub>DD</sub> = 0V, Controller Off |     | 1.5 |     | mA  |  |
| I <sub>HV-LC</sub>    | Leakage Current from HV Pin                   | V <sub>HV</sub> = 500V, V <sub>DD</sub> = 15V, Controller On |     | 0.8 |     | μA  |  |
| V <sub>BNI</sub>      | Brown-In Voltage                              | With 51V Zener in HV Pin                                     |     | 80  |     | Vac |  |
| V <sub>BNO</sub>      | Brown-Out Voltage                             | With 51V Zener in HV Pin                                     |     | 70  |     | Vac |  |
| T <sub>SENSE</sub>    | V <sub>IN</sub> Sensing Period                |                                                              |     | 300 |     | ms  |  |
| D <sub>SENSE</sub>    | V <sub>IN</sub> Sensing Duty                  |                                                              |     | 10  |     | %   |  |
| T <sub>BNO</sub>      | Brown-Out De-Bounce Time                      |                                                              |     | 300 | 600 | ms  |  |
| T <sub>DIS-Xcap</sub> | X-Cap Discharge De-Bounce Time                |                                                              | 30  |     | 450 | ms  |  |
| VDD                   |                                               |                                                              |     |     |     |     |  |
|                       | VDD Over-Voltage Protection                   |                                                              | 26  | 27  | 28  | V   |  |
| V <sub>DD-OVP</sub>   | VDD Over-Voltage Protection<br>De-Bounce Time |                                                              |     | 20  |     | μs  |  |
| V <sub>DD-ON</sub>    | Turn-On Threshold Voltage                     |                                                              | 14  | 15  | 16  | V   |  |
| V <sub>DD-UVLO</sub>  | Turn-Off and Under-Voltage Lock-Out           |                                                              | 6.5 | 7   | 7.5 | V   |  |
| V <sub>DDM-E</sub>    | VDD Hold-Up Mode Entry Level                  |                                                              |     | 7.5 |     | V   |  |

<sup>1.</sup> Devices are inherently ESD sensitive, handling precautions are required. Human body model rating:  $1.5k\Omega$  in series with 100pF.



# **Electrical Characteristics** (Continued)

 $T_A$  = -25°C to 85°C,  $V_{DD}$  = 15V, unless otherwise specified

| Symbol                | Parameter                              | Conditions                                                 | Min  | Тур  | Max  | Units |
|-----------------------|----------------------------------------|------------------------------------------------------------|------|------|------|-------|
| V <sub>DDM-D</sub>    | VDD Hold-Up Mode Depart Level          |                                                            |      | 8    |      | V     |
| V <sub>DDM-BNH</sub>  | VDD Hold-Up HI Level in Brown-Out      |                                                            |      | 14   |      | V     |
| V <sub>DDM-BNL</sub>  | VDD Hold-Up LO Level in Brown-Out      |                                                            |      | 12   |      | V     |
| V <sub>DD-L</sub>     | VDD in Latch Mode                      | Option for Latch Mode                                      |      | 9    |      | V     |
| I <sub>ST</sub>       | Start-Up Current                       |                                                            |      | 150  | 200  | μA    |
| I <sub>DD-OP</sub>    | Operation Current                      | V <sub>DD</sub> = 15V, Controller On, C <sub>L</sub> = 1nF |      | 3.5  | 4    | mA    |
| I <sub>DD-SKIP</sub>  | Skip Mode Operation Current            | V <sub>DD</sub> = 9V, FB < 1V                              |      | 350  | 450  | μA    |
| FREQUENC              | CY CY                                  |                                                            |      |      |      |       |
| Е                     | General Continuous Operation           |                                                            | 61   | 65   | 69   | kHz   |
| Fosc                  | Frequency                              | For AOZ7523H                                               | 122  | 130  | 138  | kHz   |
| F <sub>MIN</sub>      | Minimum Continuous Operation Frequency |                                                            |      | 20   |      | kHz   |
| F <sub>SSCG</sub>     | Spread Spectrum Clock Generator        |                                                            |      | ±6   |      | %     |
| D <sub>MAX</sub>      | Minimum Duty Cycle                     |                                                            |      | 75   |      | %     |
| FB                    |                                        |                                                            | -    |      |      |       |
| Z <sub>FB</sub>       | FB Pin Impedance                       |                                                            | 36   | 40   | 44   | kΩ    |
| V <sub>FB-OPEN</sub>  | FB Pin Pull-Up Voltage                 | FB Pin Open                                                |      | 4.4  |      | V     |
| G <sub>FC</sub>       | Gain-to-CS                             |                                                            |      | 0.5  |      | V/V   |
| V <sub>FB-E</sub>     | Entry FR Threshold Voltage             |                                                            |      | 2.1  |      | V     |
| V <sub>FB-D</sub>     | Depart FR Threshold Voltage            |                                                            |      | 1.8  |      | V     |
| V <sub>SK-E</sub>     | Skip Mode Entry Level                  |                                                            |      | 0.7  |      | V     |
| V <sub>SK-D</sub>     | Skip Mode Depart Level                 |                                                            |      | 0.82 |      | V     |
| DMAG                  |                                        | ·                                                          | •    |      |      |       |
| V <sub>CLAMP</sub>    | Minimum Clamp Voltage                  |                                                            | 0.7  | 1    | 1.3  | V     |
| _                     | Minimo una On Timo                     | Sourcing = 180µA <sup>(2)</sup>                            |      | 3    |      | μs    |
| T <sub>MIN</sub>      | Minimum On Time                        | Sourcing = 750µA <sup>(2)</sup>                            |      | 0.8  |      | μs    |
| T <sub>MIN-MAX</sub>  | Maximum T <sub>MIN</sub> Clamp         | Sourcing = 100µA <sup>(2)</sup>                            |      | 3.2  |      | μs    |
| T <sub>MIN-MIN</sub>  | Minimum T <sub>MIN</sub> Clamp         | Sourcing = 900µA <sup>(2)</sup>                            |      | 0.7  |      | μs    |
| I <sub>DMAG-MAX</sub> | Maximum Sourcing Current               |                                                            | 1    |      |      | mA    |
| V <sub>D-OVP</sub>    | DMAG Over-Voltage Protection           |                                                            | 2.95 | 3    | 3.05 | V     |
| т                     | V <sub>D-OVP</sub> De-Bounce Time      | 5 Clock Cycles, Fs = 130kHz                                |      | 30   | 40   | μs    |
| T <sub>D-OVP</sub>    | AD-OAB De-ponice time                  | 5 Clock Cycles, Fs = 65kHz                                 |      | 60   | 100  | μs    |
| V <sub>DIS</sub>      | Disable Protection                     |                                                            | 0.25 | 0.3  | 0.35 | V     |
| T                     | Disable De-Bounce Time                 | 2 Clock Cycles, Fs = 130kHz                                |      | 15   | 20   | μs    |
| T <sub>DIS</sub>      | Disable De-Bourice Tillle              | 2 Clock Cycles, Fs = 65kHz                                 |      | 30   | 40   | μs    |
| SOFT-STAF             | <b>RT</b>                              |                                                            |      |      |      |       |
| T <sub>SS</sub>       | Soft-Start Time                        | Fs = 65kHz                                                 |      | 4    |      | ms    |
| F                     | Soft-Start Skip Frequency              | V <sub>CS</sub> > 1V, Fs = 130kHz                          |      | 65   |      | kHz   |
| F <sub>SS-SKIP</sub>  | Soit-Start Skip Frequency              | V <sub>CS</sub> > 1V, Fs = 65kHz                           |      | 32.5 |      | kHz   |



# **Electrical Characteristics** (Continued)

 $T_A$  = -25°C to 85°C,  $V_{DD}$  = 15V, unless otherwise specified

| Symbol             | Parameter                                                | Min                                      | Тур  | Max      | Units |    |
|--------------------|----------------------------------------------------------|------------------------------------------|------|----------|-------|----|
| CURRENT            | SENSE                                                    |                                          |      | <u> </u> |       | ,  |
| V <sub>CL</sub>    | General Continuous Operation Limited Current Sense Level |                                          | 0.85 | 0.9      | 0.95  | V  |
| T <sub>OLP</sub>   | Over Load Protection De-Bounce Time                      |                                          |      | 60       | 80    | ms |
| V <sub>CL2</sub>   | SSDS Level                                               |                                          |      | 1.5      |       | V  |
| T <sub>CL2</sub>   | De-Bounce Time for V <sub>CL2</sub>                      | Continuous 5 Clock Cycles,<br>Fs = 65kHz |      | 75       | 100   | μs |
| T <sub>LEB</sub>   | Leading Edge Blanking Time                               |                                          |      | 250      | 400   | ns |
| T <sub>P</sub>     | Propagation Delay Time                                   |                                          |      | 50       | 100   | ns |
| OVER TEM           | PERATURE PROTECTION                                      |                                          |      |          |       |    |
| OTP                | Internal Over Temperature Protection                     | T <sub>J</sub> Rising                    |      | 145      |       | °C |
| OTP <sub>REC</sub> | Thermal Shutdown Recovery Threshold                      | T <sub>J</sub> Falling                   |      | 125      |       | °C |

#### Note:

# **Functional Block Diagram**



<sup>2.</sup> Guaranteed by design.



# **Typical Characteristics**













Rev. 1.0 January 2017 www.aosmd.com Page 6 of 15



# **Typical Characteristics** (Continued)













Rev. 1.0 January 2017 **www.aosmd.com** Page 7 of 15



# **Typical Characteristics** (Continued)













Rev. 1.0 January 2017 www.aosmd.com Page 8 of 15



# **Typical Characteristics** (Continued)



Figure 20. General Continuous Operation Frequency vs. VDD 67.0 66.5 66.0 65.5 Fosc (kHz) 65.0 64.5 64.0 63.5 63.0 10 12 18 24 26 VDD (V)

Rev. 1.0 January 2017 **www.aosmd.com** Page 9 of 15



### **Typical Operation Description**

#### Start-Up

During the start-up period, the HV device acts as a current source and charges the VDD capacitor until its voltage is higher than that of the turn-on threshold  $V_{DD-ON}$ , at that point the AOZ7523 will start to operate but it will enter standby mode to wait brown-in signal. The VDD voltage of AOZ7523 will be kept between 12V~14V until brown-in is triggered. After brown-in, PWM signal will start to drive the MOSFET and the peak current of MOSFET will be increased linearly during the soft-start period.

#### **Normal Mode Operation**

In normal mode operation, if the output is in heavy load, the controller is switching with maximum frequency (130kHz or 65kHz) and operated with current-mode control.

### **Frequency Foldback Mode Operation**

AOZ7523 provides green mode operation to reduce switching loss and improve system efficiency by frequency foldback function during light load condition. When the voltage of FB pin is decreased below  $V_{FB-E}$ . The controller will enter green mode and the switching frequency starts foldback according to load condition. The minimum switching frequency will be clamped to  $F_{MIN}$  when the voltage of FB pin is below  $V_{FB-D}$ .

### **Skipping Mode Operation**

Under very light load condition, the voltage of FB will be decreased to a very low level. When the voltage of FB is dropped below the threshold ( $V_{SK-E}$ ) that is the hysteresis voltage of internal PWM comparator, the PWM signal will be blanked and stop to drive MOSFET. After the output voltage dropped and FB voltage increased higher than  $V_{SK-D}$ , the PWM signal will be resumed.

#### **VDD Hold-Up Mode Operation**

During load transient or ultra light load conditions, FB voltage will drop deeply and enter into skipping cycle mode to stop PWM signal. In some conditions, VDD voltage will drop below controller's turn-off threshold (UVLO) and then the system will be restarted. If another load occurred, the system cannot respond immediately and the output voltage will drop deeply. This mode is very useful to prevent system restarting during ultra light load condition and has a quick response for load transients. It doesn't require a two-stage VDD circuit to keep VDD voltage higher than UVLO.

#### **Minimum On Time Modulation**

In order to reduce switching loss and minimize acoustic noise, AOZ7523 provides Modulate On-Time to limit the minimum turn-on time (Ton,min). The modulate on-time is inversely proportional to input voltage. In the condition of low line input voltage, PWM on-time will be enlarged to reduce switching cycles and increase the efficiency of light load. In the condition of high line input voltage, PWM on time will be tighten to minimize acoustic noise and make the ripple of output voltage close in every line input.

#### **Protection Features**

#### **Over Voltage Protection (OVP)**

It's critical that over voltage protection (OVP) prevents the output voltage from exceeding the ratings of converter's components. The Over-Voltage Protection (OVP) is embedded by the information at the VDD pin. That information comes from the output voltage through the turn-ratio from auxiliary winding to secondary-side winding. When the voltage further rises and exceeds the comparator's reference voltage of static OVP (27V typ), the OVP comparator will shut down the output PWM pulse. The OVP logic also includes 20µs de-glitch time for false triggering by noise.

#### **DMAG Over Voltage Protection (DOVP)**

AOZ7523 provides a more accurate OVP function from DMAG pin that is to protect system component when the output is over voltage. DMAG pin detect the voltage across the auxiliary winding during MOSFET turn-off period with another 1µs de-glitch time. The DMAG pin voltage is proportional to the output voltage. The DMAG OVP will be triggered when the DMAG voltage over 3V continuously with 5 PWM cycles. This DMAG OVP is more accurate and faster than the VDD OVP function. A bypass capacitance (15~100pF) in DMAG pin is needed to avoid false trigger DOVP and malfunction.

#### **DMAG pin Pull Low Protection**

AOZ7523 provides a useful protection function in DMAG pin, when DMAG pin is pulled low below 0.3V and continuous with two switching cycles. The pull low current must be larger than 2mA. AOZ7523 will trigger DMAG pin pull low protection to protect system for user defined protection applications.

#### **Cycle-by-Cycle Current Limit**

The cycle-by-cycle current-limit protection circuit detects the inductor current and protects power MOSFET by turning off the output driver each cycle when the CS voltage becomes larger than preset voltage level. The voltage across the current detection resistor  $R_{CS}$  connected to the GND is fed to the CS pin for current limit detection.



There are two levels for current limit. The slow one, reference voltage set point is  $V_{CL}$  = 0.9V. AOZ7523 offers 60ms de-bounce timer for counting to enter Over Load Protection (OLP) mode and the system will be autorecovery. The fast one, reference voltage set point is  $V_{CL2}$  = 1.5V. This protection function will be triggered, if the fast one comparator is continuously triggered by five times. This condition will be happened during transformer short or Secondary Side Diode Short (SSDS), and the circuit will induce large current in the primary-side.

#### Over Load Protection (OLP)

AOZ7523 provides Over Load Protection function to prevent the device of power supply system from operating with high stress. The OLP level was set by current sense resistor ( $R_{CS}$ ). OLP will be triggered when load condition is larger than preset level and continuous with 60ms (4096 clock cycles).

### **CS Pin Open Protection**

The CS pin features open-loop protection to pass the CS pin single fault testing. When CS pin was opened, CS pin voltage will be pulled high by internal circuit. The pull high voltage was higher than  $V_{CL2}$  = 1.5V, such that SSDS protection will be triggered to protect system.

#### **CS Pin Short Protection**

CS pin features short to GND protection to pass the CS pin single fault testing. When CS pin is shorted to GND, it means the CS pin voltage is zero. When CS pin voltage is lower than 80mV with modulate minimum on-time and continuous triggered with 5 cycles, the CS pin short protection will be triggered to protect the power supply system. The detection duration are different between high line input voltage and low line input voltage to protect the component in high line input and detect precisely in low line input voltage.

#### **Thermal Shutdown**

AOZ7523 provides internal thermal shutdown protection for controller thermal run away. If the temperature of controller is higher than internal set point, the controller will stop PWM until the temperature cools down, below hysteresis of thermal shutdown set point.

### Application Information

Alpha and Omega Semiconductor provides an EXCEL based design tool, an application note and a demonstration board to help the design of AOZ7523 and reduce the R&D cycle time. All the tools can be download from: <a href="https://www.aosmd.com">www.aosmd.com</a>.

#### **PCB Layout Guide**

A good PCB layout can minimize EMI and reduce unknown noise, which is helpful during ESD or lighting surge tests. The followings are good PCB layout guideline for an AC/DC adaptor:

- Bridge rectifier output should directly connect to C<sub>BULK</sub> first, and use a neck layout to ensure the current flows into C<sub>BULK</sub> to get better EMI and reduce line frequency ripple.
- 2. Loop (a),  $C_{BULK} \rightarrow Transformer \rightarrow MOSFET \rightarrow R_{CS} \rightarrow C_{BULK}$  (2), this loop is a high frequency and high current loop. The trace return to  $C_{BULK}$  should be kept as short as possible and directly connect to  $C_{BULK}$  ground.
- Loop (b), the primary-side RCD snubber acts as a high frequency noise tank, it should be kept far away from the controller. The loop should be as short as possible.
- Loop (c), the secondary-side snubber is a high frequency switching noise, too. The loop should be kept as short as possible.
- The VDD decoupling capacitor C<sub>VDD</sub> needs to be placed close to IC, VDD and GND pin as much as possible.
- Loop (d), Switching current sense (CS pin) is very important for a stable operation. Normally, a RC filter is recommended to reduce the noise applied to the CS pin.
- 7. If there's a heat sink for the MOSFET, it should be connected to ground.
- 8. All ground for controller (4, 5, 6, 7, 8, 9, 10) should connect together first and then use a trace connect to C<sub>BULK</sub> ground (2) by a neck layout.
- Loop (e), auxiliary power loop still needs to be kept short. C<sub>VDD</sub> should be placed close to the controller. This one also needs to use a trace to directly connect to C<sub>BULK</sub> ground (2) by neck layout.
- Primary-side ground of Y-Cap (11), it needs to use a trace to directly connect to C<sub>BULK</sub> ground (2) by neck layout.



Figure 24. Ground Group of Layout Recommended





Figure 25. Main Loops for PCB Layout Considerations



Figure 26. Recommended PCB Layout

Rev. 1.0 January 2017 **www.aosmd.com** Page 12 of 15



# Package Dimensions, SO-13L







#### **RECOMMENDED LAND PATTERN**



#### 

|         | • • • • • • • • • • • • • • • • • • • • |          | 0.0.0 |         |       |         |       |
|---------|-----------------------------------------|----------|-------|---------|-------|---------|-------|
| Symbols | Min.                                    | Nom.     | Max.  | Symbols | Min.  | Nom.    | Max.  |
| Α       | 1.35                                    | 1.60     | 1.75  | Α       | 0.053 | 0.063   | 0.069 |
| A1      | 0.10                                    | _        | 0.25  | A1      | 0.004 | _       | 0.010 |
| A2      | _                                       | 1.45     | _     | A2      | _     | 0.057   | _     |
| b       | 0.33                                    | _        | 0.51  | b       | 0.013 | _       | 0.020 |
| С       | 0.19                                    | _        | 0.25  | С       | 0.007 | _       | 0.010 |
| D       | 9.80                                    | _        | 10.00 | D       | 0.386 | _       | 0.394 |
| E1      | 3.80                                    | 3.90     | 4.00  | E1      | 0.150 | 0.154   | 0.157 |
| е       |                                         | 1.27 TYF | )     | е       | 0     | .050 TY | Р     |
| E       | 5.80                                    | 6.00     | 6.20  | E       | 0.228 | 0.236   | 0.244 |
| L       | 0.40                                    | _        | 1.27  | L       | 0.016 | _       | 0.050 |
| θ       | 0°                                      | _        | 8°    | θ       | 0°    | _       | 8°    |
| e1      | - 2                                     | 2.54 TYF | )     | e1      | 0     | .100 TY | P     |

### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensions are inclusive of plating.
- 3. Package body size exclude mold flash and gate burrs. Mold flash at the non-lead sides should be less than 6 mils each.
- 4. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact.
- 5. Paddle exposed on bottom.



# Tape and Reel Dimensions, SO-13L



UNIT: mm

| Package | A0    | В0    | K0    | K1    | D0    | D1    | Е     | E1    | E2    | P0    | P1    | P2    | Т     | B1   | B2   | <b>A</b> 1 |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|------------|
| SO-13   | 6.50  | 10.30 | 2.30  | 1.80  | 1.55  | 1.60  | 16.00 | 1.75  | 7.50  | 4.00  | 8.00  | 2.00  | 0.30  | REF. | REF. | REF.       |
| (16mm)  | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.05 | ±0.10 | ±0.30 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.05 | 6.6  | 1.5  | 3.5        |



#### Leader/Trailer and Orientation



Rev. 1.0 January 2017 **www.aosmd.com** Page 14 of 15



### **Part Marking**



#### LEGAL DISCLAIMER

Alpha and Omega Semiconductor makes no representations or warranties with respect to the accuracy or completeness of the information provided herein and takes no liabilities for the consequences of use of such information or any product described herein. Alpha and Omega Semiconductor reserves the right to make changes to such information at any time without further notice. This document does not constitute the grant of any intellectual property rights or representation of non-infringement of any third party's intellectual property rights.

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 1.0 January 2017 **www.aosmd.com** Page 15 of 15