

## Description

The AP40N10NF uses advanced APM-SGT I I technology to provide excellent R<sub>DS(ON)</sub>, low gate charge and operation with gate voltages as low as 4.5V. This device is suitable for use as a Battery protection or in other Switching application.

### **General Features**

 $V_{DS} = 100V I_{D} = 40A$ 

 $R_{DS(ON)} < 25m\Omega$  @  $V_{GS}=10V$  (Type:  $18m\Omega$ )

### **Application**

DC/DC Converter

LED Backlighting

**Power Management Switches** 







Package Marking and Ordering Information

| Product ID | Pack       | Marking            | Qty(PCS) |
|------------|------------|--------------------|----------|
| AP40N10NF  | PDFN5*6-8L | AP40N10NF XXX YYYY | 5000     |

## Absolute Maximum Ratings (T<sub>C</sub>=25°Cunless otherwise noted)

| Symbol                                | Parameter                                       | Rating     | Units |
|---------------------------------------|-------------------------------------------------|------------|-------|
| VDS                                   | Drain-Source Voltage                            | 100        | V     |
| VGS                                   | Gate-Source Voltage                             | ±20        | V     |
| I <sub>D</sub> @T <sub>C</sub> =25°C  | Continuous Drain Current, V <sub>GS</sub> @ 10V | 40         | Α     |
| I <sub>D</sub> @T <sub>C</sub> =100°C | Continuous Drain Current, V <sub>GS</sub> @ 10V | 18         | Α     |
| IDM                                   | Pulsed Drain Current                            | 100        | Α     |
| EAS                                   | Single Pulse Avalanche Energy                   | 160        | mJ    |
| IAS                                   | Avalanche Current                               | 53.4       | Α     |
| P <sub>D</sub> @T <sub>C</sub> =25°C  | Total Power Dissipation⁴                        | 27         | W     |
| TSTG                                  | Storage Temperature Range                       | -55 to 150 | °C    |
| TJ                                    | Operating Junction Temperature Range            | -55 to 150 | °C    |
| R₀JA                                  | Thermal Resistance Junction-Ambient             | 4.65       | °C/W  |
| R₀JC                                  | Thermal Resistance Junction-Case                | 62         | °C/W  |



PIN<sub>1</sub>



## **Electrical Characteristics (Tc=25℃ unless otherwise noted)**

| Symbol          | Parameter                         | Test Condition                                          | Min. | Тур. | Max. | Units |
|-----------------|-----------------------------------|---------------------------------------------------------|------|------|------|-------|
| BVDSS           | Drain-Source Breakdown Voltage    | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250μA            | 100  | 108  | -    | V     |
| IDSS            | Drain-Source Leakage Current      | V <sub>DS</sub> = 80V, V <sub>GS</sub> = 0V             | -    | -    | 1    | μA    |
| IGSS            | Gate to Body Leakage Current      | $V_{DS} = 0V, V_{GS} = \pm 20V$                         | -    | -    | ±100 | nA    |
| VGS(th)         | Gate Threshold Voltage            | $V_{DS} = V_{GS}, I_D = 250 \mu A$                      | 0.9  | 1.2  | 2.6  | V     |
| ·               | Static Drain-Source On-Resistance | V <sub>GS</sub> = 10V, I <sub>D</sub> = 15A             | -    | 18   | 25   | mΩ    |
| RDS(on)         |                                   | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 10A            | -    | 28   | 38   | mΩ    |
| <b>g</b> fs     | Forward Threshold Voltage         | V <sub>DS</sub> = 10V, I <sub>D</sub> = 20A             | -    | 22   | -    | S     |
| Rg              | Gate Resistance                   | V <sub>DS</sub> = V <sub>GS</sub> =0V, f = 1.0MHz       | -    | 1.62 | -    | Ω     |
| Ciss            | Input Capacitance                 |                                                         | -    | 822  | -    | pF    |
| Coss            | Output Capacitance                | V <sub>DS</sub> = 50V, V <sub>GS</sub> = 0V, f = 1.0MHz | -    | 310  | -    | pF    |
| Crss            | Reverse Transfer Capacitance      | 1.00112                                                 | -    | 23.5 | -    | pF    |
| Qg              | Total Gate Charge                 | .,,,                                                    | -    | 22.7 | -    |       |
| Qgs             | Gate-Source Charge                | $V_{DS}$ = 50V, $I_{D}$ = 20A, $V_{GS}$ = 10V           | -    | 6.2  | -    | nC    |
| Q <sub>gd</sub> | Gate-Drain("Miller") Charge       |                                                         | _    | 5.3  | -    |       |
| td(on)          | Turn-On Delay Time                |                                                         | -    | 15   | -    |       |
| t <sub>r</sub>  | Turn-On Rise Time                 | $V_{DS} = 50V, I_{D} = 20A,$                            | -    | 3.2  | -    | ns    |
| td(off)         | Turn-Off Delay Time               | $R_G = 3\Omega$ , $V_{GS}=10V$                          | -    | 30   | -    | 113   |
| t <sub>f</sub>  | Turn-Off Fall Time                |                                                         | -    | 7.6  | -    |       |
| Is              | Continuous Source Current         |                                                         | -    | -    | 40   | Α     |
| VSD             | Diode Forward Voltage             | I <sub>S</sub> =20A . V <sub>GS</sub> = 0V              | -    | 0.88 | 1.2  | V     |
| t <sub>rr</sub> | Reverse Recovery Time             | la==20A dla=/dt=100A/va                                 | -    | 45   | -    | ns    |
| Qrr             | Reverse Recovery Charge           | I <sub>SD</sub> =20A, dI <sub>SD</sub> /dt=100A/μs      | -    | 59   | -    | nC    |

#### Notes:

- 1. The data tested by surface mounted on a 1 inch2 FR-4 board with 2OZ copper.
- $2\sqrt{100}$  The data tested by pulsed , pulse width  $\leq 300$ us , duty cycle  $\leq 2\%$
- 3. The EAS data shows Max. rating . The test condition is  $V_{DD}$ =50V,  $V_{GS}$ =10V, L=0.5mH,  $I_{AS}$ =8A
- 4. The power dissipation is limited by 150°C junction temperature
- 5 The data is theoretically the same as  $I_D$  and  $I_{DM}$ , in real applications, should be limited by total power dissipation.



## **Typical Characteristics**



Figure 1. Output Characteristics



Figure 3. Drain-to-Source On Resistance



Figure 5. Capacitance Characteristics



Figure 2. Transfer Characteristics



Figure 4. Body Diode Forward Voltage vs
Source Current and Temperature



Figure 6. Gate Charge Characteristics







Figure 9. Maximum Continuous Drain Current



Figure 11. Drain-to-Source On Resistance vs Gate Voltage and Drain Current



Figure 10. Maximum Power Dissipation



Figure 12. Maximum Safe Operating Area



Figure 13. Maximum Effective Transient Thermal Impedance, Junction-to-Case

4



# Package Mechanical Data-PDFN5\*6-8L Single





| Ob. a.l. |         | Dim in mm |      |
|----------|---------|-----------|------|
| Symbol   | Min     | Тур       | Max  |
| A        | 0.9     | 1.05      | 1.2  |
| b        | 0.3     | 0.4       | 0.5  |
| С        | 0.2     | 0.25      | 0.35 |
| D        | 4.9     | 5.05      | 5.2  |
| D1       | 3.72    | 3.82      | 4.12 |
| Е        | 5.9     | 6.1       | 6.3  |
| E1       | 3.3     | 3.5       | 3.7  |
| E2       | 5.6     | 5.75      | 5.9  |
| е        | 1.27BSC |           |      |
| Н        | 0.48    | 0.58      | 0.7  |
| K        | 1.14    | 1.27      | 1.4  |
| L        | 0.54    | 0.74      | 0.84 |
| L1/L2    | 0.1     | 0.2       | 0.3  |
| θ        | 8°      | 10°       | 12°  |
| M        | 0.08REF |           |      |
| N        | 0       |           | 0.15 |
| Р        | 1.28REF |           |      |



#### **Attention**

- 1,Any and all APM Microelectronics products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your APM Microelectronics representative nearest you before using any APM Microelectronics products described or contained herein in such applications.
- 2,APM Microelectronics assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all APM Microelectronics products described or contained herein.
- 3, Specifications of any and all APM Microelectronics products described or contained here instipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- 4, APM Microelectronics Semiconductor CO., LTD. strives to supply high quality high reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. Whendesigning equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- 5,In the event that any or all APM Microelectronics products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- 6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of APM Microelectronics Semiconductor CO., LTD.
- 7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. APM Microelectronics believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- 8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement,etc. When designing equipment, refer to the "DeliverySpecification" for the APM Microelectronics product that you Intend to use.

<u></u>





| Edition | Date       | Change          |
|---------|------------|-----------------|
| REV1.0  | 2023/05/01 | Initial release |

Copyright Attribution"APM-Microelectronice"